# **Advanced-control timers**

# 1 Introduction

The advanced-control timers consist of a  $\underline{32}$ -bit auto-reload counter driven by a programmable prescaler.

It may be used for a variety of purposes, including measuring the pulse lengths of input signals (input capture) or generating output waveforms (output compare, PWM, complementary PWM with dead-time insertion).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the RCC clock controller prescalers.

The advanced-control and general-purpose timers are completely independent, and do not share any resources.

# 2 Main features

Timer features include:

- <u>32</u>-bit up, down, up/down auto-reload counter.
- 16-bit programmable prescaler allowing dividing (also "on the fly") the counter clock frequency either by any factor between 1 and 65536.
- Up to 4 independent channels for:
  - Input capture
  - Output compare
  - PWM generation (Edge and Center-aligned Mode)
  - One-pulse mode output
- Complementary outputs with programmable dead-time
- Synchronization circuit to control the timer with external signals and to interconnect several timers together.
- Repetition counter to update the timer registers only after a given number of cycles of the counter.
- Break input to put the timer's output signals in reset state or in a known state. 
  Interrupt/DMA generation on the following events:
  - Update: counter overflow/underflow, counter initialization (by software or internal/external trigger)
  - Trigger event (counter start, stop, initialization or count by internal/external trigger)
  - Input capture
  - Output compare
  - Break input
- Supports incremental (quadrature) encoder and hall-sensor circuitry for positioning purposes
- Trigger input for external clock or cycle-by-cycle current management



Figure 1. Advanced-control timer block diagram

# 3 Functional description

# 3.1 Time-base unit

The main block of the programmable advanced-control timer is a 16-bit counter with its related auto-reload register. The counter can count up, down or both up and down. The counter clock can be divided by a prescaler.

The counter, the auto-reload register and the prescaler register can be written or read by software. This is true even when the counter is running.

The time-base unit includes:

Counter register (TCNT)

- Prescaler register (PSC)
- Auto-reload register (ARR)
- Repetition counter register (RCR)

The auto-reload register is preloaded. Writing to or reading from the auto-reload register accesses the preload register. The content of the preload register are transferred into the shadow register permanently or at each update event (UEV), depending on the auto-reload preload enable bit (ARPE) in CR1 register. The update event is sent when the counter reaches the overflow (or underflow when downcounting) and if the UDIS bit equals 0 in the CR1 register. It can also be generated by software. The generation of the update event is described in detailed for each configuration.

The counter is clocked by the prescaler output CK\_CNT, which is enabled only when the counter enable bit (CEN) in CR1 register is set (refer also to the slave mode controller description to get more details on counter enabling).

Note that the counter starts counting 1 clock cycle after setting the CEN bit in the CR1 register.

### **Prescaler description**

The prescaler can divide the counter clock frequency by any factor between 1 and 65536. It is based on a 16-bit counter controlled through a 16-bit register (in the PSC register). It can be changed on the fly as this control register is buffered. The new prescaler ratio is taken into account at the next update event.

*Figure 2* and *Figure 3* give some examples of the counter behavior when the prescaler ratio is changed on the fly:

| CK_PSC                     |                                 |  |  |  |  |  |  |  |
|----------------------------|---------------------------------|--|--|--|--|--|--|--|
| CEN                        |                                 |  |  |  |  |  |  |  |
| Timerclock = CK_CNT        |                                 |  |  |  |  |  |  |  |
| Counter register           | F7 (F8 F9 FA FB FC 00 01 02 03  |  |  |  |  |  |  |  |
| Update event (UEV)         |                                 |  |  |  |  |  |  |  |
| Prescaler control register |                                 |  |  |  |  |  |  |  |
| Write a new value in PSC   |                                 |  |  |  |  |  |  |  |
| Prescaler buffer           | 0 1                             |  |  |  |  |  |  |  |
| Prescaler counter          | 0 0 1 0 1 0 1 0 1 0 1 MS31076V2 |  |  |  |  |  |  |  |

Figure 2. Counter timing diagram with prescaler division change from 1 to 2



Figure 3. Counter timing diagram with prescaler division change from 1 to 4

# 3.2 Counter modes

# Upcounting mode

In upcounting mode, the counter counts from 0 to the auto-reload value (content of the ARR register), then restarts from 0 and generates a counter overflow event.

If the repetition counter is used, the update event (UEV) is generated after upcounting is repeated for the number of times programmed in the repetition counter register plus one (RCR+1). Else the update event is generated at each counter overflow.

Setting the UG bit in the EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV event can be disabled by software by setting the UDIS bit in the CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until the UDIS bit has been written to 0. However, the counter restarts from 0, as well as the counter of the prescaler (but the prescale rate does not change). In addition, if the URS bit (update request selection) in CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in SR register) is set (depending on the URS bit):

• The repetition counter is reloaded with the content of RCR register,

- The auto-reload shadow register is updated with the preload value (ARR),
- The buffer of the prescaler is reloaded with the preload value (content of the PSC register).

The following figures show some examples of the counter behavior for different clock frequencies when ARR=0x36.

| CK_PSC <sup>-</sup>         |                                           |  |
|-----------------------------|-------------------------------------------|--|
| CNT_EN                      |                                           |  |
| Timerclock = CK_CNT         |                                           |  |
| Counter register            | 31 32 33 34 35 36 00 01 02 03 04 05 06 07 |  |
| Counter overflow            |                                           |  |
| Update event (UEV)          |                                           |  |
| Update interrupt flag (UIF) | MS31078                                   |  |

Figure 4. Counter timing diagram, internal clock divided by 1



Figure 5. Counter timing diagram, internal clock divided by 2

Figure 6. Counter timing diagram, internal clock divided by 4



Figure 7. Counter timing diagram, internal clock divided by N

| CK_PSC                                  |            |      |
|-----------------------------------------|------------|------|
| Timerclock = CK_CNT<br>Counter register | 1F 20 / 00 |      |
| Counter overflow —                      |            |      |
| Update event (UEV) —                    |            |      |
| Update interrupt flag (UIF) —           |            | 31V3 |



Figure 8. Counter timing diagram, update event when ARPE=0 (ARR not preloaded)



Figure 9. Counter timing diagram, update event when ARPE=1 (ARR preloaded)

# **Downcounting mode**

In downcounting mode, the counter counts from the auto-reload value (content of the ARR register) down to 0, then restarts from the auto-reload value and generates a counter underflow event.

If the repetition counter is used, the update event (UEV) is generated after downcounting is repeated for the number of times programmed in the repetition counter register plus one (RCR+1). Else the update event is generated at each counter underflow.

Setting the UG bit in the EGR register (by software or by using the slave mode controller) also generates an update event.

The UEV update event can be disabled by software by setting the UDIS bit in CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter restarts from the current auto-reload value, whereas the counter of the prescaler restarts from 0 (but the prescale rate doesn't change).

In addition, if the URS bit (update request selection) in CR1 register is set, setting the UG bit generates an update event UEV but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of RCR register
- The buffer of the prescaler is reloaded with the preload value (content of the PSC register)

• The auto-reload active register is updated with the preload value (content of the ARR register). Note that the auto-reload is updated before the counter is reloaded, so that the next period is the expected one

The following figures show some examples of the counter behavior for different clock frequencies when ARR=0x36.

| CK_PSC                         |                                           |
|--------------------------------|-------------------------------------------|
| CNT_EN                         |                                           |
| Timerclock = CK_CNT            |                                           |
| Counter register               | 05 04 03 02 01 00 36 35 34 33 32 31 30 2F |
| Counter underflow<br>(cnt_udf) |                                           |
| Update event (UEV)             |                                           |
| Update interrupt flag<br>(UIF) |                                           |
|                                | MS31184V1                                 |

Figure 10. Counter timing diagram, internal clock divided by 1

Figure 11. Counter timing diagram, internal clock divided by 2

| rigure in Counter timing diagram, internal clock divided by 2 |                                    |  |  |  |  |  |  |  |  |  |  |  |
|---------------------------------------------------------------|------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| CK_PSC                                                        |                                    |  |  |  |  |  |  |  |  |  |  |  |
| CNT_EN                                                        |                                    |  |  |  |  |  |  |  |  |  |  |  |
| Timerclock = CK_CNT                                           |                                    |  |  |  |  |  |  |  |  |  |  |  |
| Counter register                                              | 0002 0001 0000 0036 0035 0034 0033 |  |  |  |  |  |  |  |  |  |  |  |
| Counter underflow                                             | ,                                  |  |  |  |  |  |  |  |  |  |  |  |
| Update event (UEV)                                            |                                    |  |  |  |  |  |  |  |  |  |  |  |
| Update interrupt flag<br>(UIF)                                |                                    |  |  |  |  |  |  |  |  |  |  |  |
|                                                               | MS31185V1                          |  |  |  |  |  |  |  |  |  |  |  |



Figure 12. Counter timing diagram, internal clock divided by 4

Figure 13. Counter timing diagram, internal clock divided by N





Figure 14. Counter timing diagram, update event when repetition counter is not used

### Center-aligned mode (up/down counting)

In center-aligned mode, the counter counts from 0 to the auto-reload value (content of the ARR register) -1, generates a counter overflow event, then counts from the autoreload value down to 1 and generates a counter underflow event. Then it restarts counting from 0.

Center-aligned mode is active when the CMS bits in CR1 register are not equal to '00'. The Output compare interrupt flag of channels configured in output is set when: the counter counts down (Center aligned mode 1, CMS = "01"), the counter counts up (Center aligned mode 2, CMS = "10") the counter counts up and down (Center aligned mode 3, CMS = "11").

In this mode, the DIR direction bit in the CR1 register cannot be written. It is updated by hardware and gives the current direction of the counter.

The update event can be generated at each counter overflow and at each counter underflow or by setting the UG bit in the EGR register (by software or by using the slave mode controller) also generates an update event. In this case, the counter restarts counting from 0, as well as the counter of the prescaler.

The UEV update event can be disabled by software by setting the UDIS bit in the CR1 register. This is to avoid updating the shadow registers while writing new values in the preload registers. Then no update event occurs until UDIS bit has been written to 0. However, the counter continues counting up and down, based on the current auto-reload value.

In addition, if the URS bit (update request selection) in CR1 register is set, setting the UG bit generates an UEV update event but without setting the UIF flag (thus no interrupt or DMA request is sent). This is to avoid generating both update and capture interrupts when clearing the counter on the capture event.

When an update event occurs, all the registers are updated and the update flag (UIF bit in SR register) is set (depending on the URS bit):

- The repetition counter is reloaded with the content of RCR register
- The buffer of the prescaler is reloaded with the preload value (content of the PSC register)
- The auto-reload active register is updated with the preload value (content of the ARR register). Note that if the update source is a counter overflow, the autoreload is updated before the counter is reloaded, so that the next period is the expected one (the counter is loaded with the new value).

The following figures show some examples of the counter behavior for different clock frequencies.





Figure16. Counter timing diagram, internal clock divided by 2

|                                                     | 7              |
|-----------------------------------------------------|----------------|
|                                                     |                |
|                                                     |                |
| Counter register 0003 0002 0001 0000 0001 0002 0003 | _              |
| Counter underflow                                   | _              |
| Update event (UEV)                                  | _              |
| Update interrupt flag (UIF)                         | —<br>MS31190V2 |

| Figure17. Counter timing diagram, internal clock divided by 4, ARR=0x36 |      |      |      |           |  |  |  |  |  |
|-------------------------------------------------------------------------|------|------|------|-----------|--|--|--|--|--|
| CK_PSC                                                                  |      |      |      |           |  |  |  |  |  |
| CNT_EN                                                                  |      |      |      |           |  |  |  |  |  |
| Timerclock = CK_CNT                                                     |      |      |      |           |  |  |  |  |  |
| Counter register                                                        | 0034 | 0035 | 0036 | 0035      |  |  |  |  |  |
| Counter overflow ——                                                     |      |      |      |           |  |  |  |  |  |
| Update event (UEV)                                                      |      |      |      |           |  |  |  |  |  |
| Update interrupt flag (UIF) ——                                          |      |      |      | MS31191V2 |  |  |  |  |  |

1. Center-aligned mode 2 or 3 is used with an UIF on overflow.

| l iguic io: oou             |                      |    |
|-----------------------------|----------------------|----|
| CK_PSC                      |                      |    |
| Timerclock = CK_CNT         |                      |    |
| Counter register            | 20 1F 01 00          |    |
| Counter underflow           |                      |    |
| Update event (UEV)          |                      |    |
| Update interrupt flag (UIF) | MS31192 <sup>\</sup> | V2 |

# Figure 18. Counter timing diagram, internal clock divided by N



Figure 19. Counter timing diagram, update event with ARPE=1 (counter underflow)

Figure 20. Counter timing diagram, Update event with ARPE=1 (counter overflow)



# 3.3 Repetition counter

*Time-base unit* describes how the update event (UEV) is generated with respect to the counter overflows/underflows. It is actually generated only when the repetition counter has reached zero. This can be useful when generating PWM signals.

This means that data are transferred from the preload registers to the shadow registers (ARR auto-reload register, PSC prescaler register, but also CCRx capture/compare registers in compare mode) every N+1 counter overflows or underflows, where N is the value in the RCR repetition counter register.

The repetition counter is decremented:

- At each counter overflow in upcounting mode,
- At each counter underflow in downcounting mode,

 At each counter overflow and at each counter underflow in center-aligned mode. Although this limits the maximum number of repetition to 128 PWM cycles, it makes it possible to update the duty cycle twice per PWM period. When refreshing compare registers only once per PWM period in center-aligned mode, maximum resolution is 2xT<sub>ck</sub>, due to the symmetry of the pattern.

The repetition counter is an auto-reload type; the repetition rate is maintained as defined by the RCR register value (refer to *Figure 21*). When the update event is generated by software (by setting the UG bit in EGR register) or by hardware through the slave mode controller, it occurs immediately whatever the value of the repetition counter is and the repetition counter is reloaded with the content of the RCR register.

In center-aligned mode, for odd values of RCR, the update event occurs either on the overflow or on the underflow depending on when the RCR register was written and when the counter was started. If the RCR was written before starting the counter, the UEV occurs on the overflow. If the RCR was written after starting the counter, the UEV occurs on the underflow. For example for RCR = 3, the UEV is generated on each 4th overflow or underflow event depending on when RCR was written.





# 3.4 Clock selection

The counter clock can be provided by the following clock sources:

- Internal clock (CK\_INT)
- External clock mode1: external input pin

- External clock mode2: external trigger input ETR
- Internal trigger inputs (ITRx): using one timer as prescaler for another timer, for example, the user can configure Timer 1 to act as a prescaler for Timer 2. Refer to *Using one timer as prescaler for another timer* for more details.

### Internal clock source (CK\_INT)

If the slave mode controller is disabled (SMS=000), then the CEN, DIR (in the CR1 register) and UG bits (in the EGR register) are actual control bits and can be changed only by software (except UG which remains cleared automatically). As soon as the CEN bit is written to 1, the prescaler is clocked by the internal clock CK\_INT.

*Figure* 22shows the behavior of the control circuit and the upcounter in normal mode, without prescaler.



Figure 22. Control circuit in normal mode, internal clock divided by 1

### External clock source mode 1

This mode is selected when SMS=111 in the SMCR register. The counter can count at each rising or falling edge on a selected input.



For example, to configure the upcounter to count in response to a rising edge on the TI2 input, use the following procedure:

- 1. Configure channel 1 to detect rising edges on the TI2 input by writing CC2S = '01' in the CCMR1 register.
- 2. Configure the input filter duration by writing the IC2F[3:0] bits in the CCMR1 register (if no filter is needed, keep IC2F=0000).
- 3. Select rising edge polarity by writing CC2P=0 in the CCER register.
- 4. Configure the timer in external clock mode 1 by writing SMS=111 in the SMCR register.
- 5. Select TI2 as the trigger input source by writing TS=110 in the SMCR register.
- 6. Enable the counter by writing CEN=1 in the CR1 register.

Note: The capture prescaler is not used for triggering, so the user does not need to configure it. When

a rising edge occurs on TI2, the counter counts once and the TIF flag is set.

The delay between the rising edge on TI2 and the actual clock of the counter is due to the resynchronization circuit on TI2 input.



### Figure 24. Control circuit in external clock mode 1

## External clock source mode 2

This mode is selected by writing ECE=1 in the SMCR register.

The counter can count at each rising or falling edge on the external trigger input ETR.

Figure 25 gives an overview of the external trigger input block.



#### Figure 25. External trigger input block

For example, to configure the upcounter to count each 2 rising edges on ETR, use the following procedure:

- 1. As no filter is needed in this example, write ETF[3:0]=0000 in the SMCR register.
- 2. Set the prescaler by writing ETPS[1:0]=01 in the SMCR register
- 3. Select rising edge detection on the ETR pin by writing ETP=0 in the SMCR register
- 4. Enable external clock mode 2 by writing ECE=1 in the SMCR register.
- 5. Enable the counter by writing CEN=1 in the CR1 register.

The counter counts once each 2 ETR rising edges.

The delay between the rising edge on ETR and the actual clock of the counter is due to the resynchronization circuit on the ETRP signal.



Figure 26. Control circuit in external clock mode 2

## 3.5 Capture/compare channels

Each Capture/Compare channel is built around a capture/compare register (including a shadow register), a input stage for capture (with digital filter, multiplexing and prescaler) and an output stage (with comparator and output control).

Figure 27 to Figure 30 give an overview of one Capture/Compare channel.

The input stage samples the corresponding TIx input to generate a filtered signal TIxF. Then, an edge detector with polarity selection generates a signal (TIxFPx) which can be used as trigger input by the slave mode controller or as the capture command. It is prescaled before the capture register (ICxPS).



Figure 27. Capture/compare channel (example: channel 0 input stage)

The output stage generates an intermediate waveform that is then used for reference: OCxRef (active high). The polarity acts at the end of the chain.







Figure 29. Output stage of capture/compare channel (channel 1 to3)

Figure 30. Output stage of capture/compare channel (channel 4)



The capture/compare block is made of one preload register and one shadow register. Write and read always access the preload register.

In capture mode, captures are actually done in the shadow register, which is copied into the preload register.

In compare mode, the content of the preload register is copied into the shadow register which is compared to the counter.

# 3.6 Input capture mode

In Input capture mode, the Capture/Compare registers (CCRx) are used to latch the value of the counter after a transition detected by the corresponding ICx signal. When a capture occurs, the corresponding CCXIF flag (SR register) is set and an interrupt or a DMA request can be sent if

they are enabled. If a capture occurs while the CCxIF flag was already high, then the overcapture flag CCxOF (SR register) is set. CCxIF can be cleared by software by writing it to '0' or by reading the captured data stored in the CCRx register. CCxOF is cleared when written to '0'.

The following example shows how to capture the counter value in CCR1 when TI1 input rises. To do this, use the following procedure:

- Select the active input: CCR1 must be linked to the TI1 input, so write the CC1S bits to 01 in the CCMR1 register. As soon as CC1S becomes different from 00, the channel is configured in input and the CCR1 register becomes read-only.
- Program the needed input filter duration with respect to the signal connected to the timer (by programming ICxF bits in the CCMRx register if the input is a TIx input). Let's imagine that, when toggling, the input signal is not stable during at must five internal clock cycles. We must program a filter duration longer than these five clock cycles. We can validate a transition on TI1 when 8 consecutive samples with the new level have been detected (sampled at f<sub>DTS</sub> frequency). Then write IC1F bits to 0011 in the CCMR1 register.
- Select the edge of the active transition on the TI1 channel by writing CC1P bit to 0 in the CCER register (rising edge in this case).
- Program the input prescaler. In our example, we wish the capture to be performed at each valid transition, so the prescaler is disabled (write IC1PS bits to '00' in the CCMR1 register).
- Enable capture from the counter into the capture register by setting the CC1E bit in the CCER register.
- If needed, enable the related interrupt request by setting the CC1IE bit in the DIER register, and/or the DMA request by setting the CC1DE bit in the DIER register.

When an input capture occurs:

- The CCR1 register gets the value of the counter on the active transition.
- CC1IF flag is set (interrupt flag). CC1OF is also set if at least two consecutive captures
  occurred whereas the flag was not cleared.
- An interrupt is generated depending on the CC1IE bit.
- A DMA request is generated depending on the CC1DE bit.

In order to handle the overcapture, it is recommended to read the data before the overcapture flag. This is to avoid missing an overcapture which could happen after reading the flag and before reading the data.

Note: IC interrupt and/or DMA requests can be generated by software by setting the corresponding CCxG bit in the EGR register.

# 3.7 **PWM** input mode

This mode is a particular case of input capture mode. The procedure is the same except:

- Two ICx signals are mapped on the same TIx input.
- These 2 ICx signals are active on edges with opposite polarity.
- One of the two TIxFP signals is selected as trigger input and the slave mode controller is configured in reset mode.

For example, user can measure the period (in CCR1 register) and the duty cycle (in CCR2 register) of the PWM applied on TI1 using the following procedure (depending on CK\_INT frequency and prescaler value):

- Select the active input for CCR1: write the CC1S bits to 01 in the CCMR1 register (TI1 selected).
- Select the active polarity for TI1FP1 (used both for capture in CCR1 and counter clear): write the CC1P bit to '0' (active on rising edge).
- Select the active input for CCR2: write the CC2S bits to 10 in the CCMR1 register (TI1 selected).

- Select the active polarity for TI1FP2 (used for capture in CCR2): write the CC2P bit to '1' (active on falling edge).
- Select the valid trigger input: write the TS bits to 101 in the SMCR register (TI1FP1 selected).
- Configure the slave mode controller in reset mode: write the SMS bits to 100 in the SMCR register.
- Enable the captures: write the CC1E and CC2E bits to '1' in the CCER register.



Figure 31. PWM input mode timing

1. The PWM input mode can be used only with the CH1/CH2 signals due to the fact that only TI1FP1 and TI2FP2 are connected to the slave mode controller.

### 3.8 Forced output mode

In output mode (CCxS bits = 00 in the CCMRx register), each output compare signal (OCxREF and then OCx/OCxN) can be forced to active or inactive level directly by software, independently of any comparison between the output compare register and the counter.

To force an output compare signal (OCXREF/OCx) to its active level, the user just needs to write 101 in the OCxM bits in the corresponding CCMRx register. Thus OCXREF is forced high (OCxREF is always active high) and OCx get opposite value to CCxP polarity bit.

For example: CCxP=0 (OCx active high) => OCx is forced to high level.

The OCxREF signal can be forced low by writing the OCxM bits to 100 in the CCMRx register.

Anyway, the comparison between the CCRx shadow register and the counter is still performed and allows the flag to be set. Interrupt and DMA requests can be sent accordingly. This is described in the output compare mode section below.

# 3.9 Output compare mode

This function is used to control an output waveform or indicating when a period of time has elapsed.

When a match is found between the capture/compare register and the counter, the output compare function:

- Assigns the corresponding output pin to a programmable value defined by the output compare mode (OCxM bits in the CCMRx register) and the output polarity (CCxP bit in the CCER register). The output pin can keep its level (OCXM=000), be set active (OCxM=001), be set inactive (OCxM=010) or can toggle (OCxM=011) on match.
- Sets a flag in the interrupt status register (CCxIF bit in the SR register).
- Generates an interrupt if the corresponding interrupt mask is set (CCXIE bit in the DIER register).
- Sends a DMA request if the corresponding enable bit is set (CCxDE bit in the DIER register, CCDS bit in the CR2 register for the DMA request selection).

The CCRx registers can be programmed with or without preload registers using the OCxPE bit in the CCMRx register.

In output compare mode, the update event UEV has no effect on OCxREF and OCx output. The timing resolution is one count of the counter. Output compare mode can also be used to output a single pulse (in One Pulse mode).

Procedure:

- 1. Select the counter clock (internal, external, prescaler).
- 2. Write the desired data in the ARR and CCRx registers.
- 3. Set the CCxIE bit if an interrupt request is to be generated.
- 4. Select the output mode. For example:
  - Write OCxM = 011 to toggle OCx output pin when CNT matches CCRx
  - Write OCxPE = 0 to disable preload register Write CCxP = 0 to select active high polarity
  - Write CCxE = 1 to enable the output
- 5. Enable the counter by setting the CEN bit in the CR1 register.

The CCRx register can be updated at any time by software to control the output waveform, provided that the preload register is not enabled (OCxPE='0', else CCRx shadow register is updated only at the next update event UEV). An example is given in *Figure 32*.



Figure 32. Output compare mode, toggle on OC1.

# 3.10 **PWM** mode

Pulse Width Modulation mode allows generating a signal with a frequency determined by the value of the ARR register and a duty cycle determined by the value of the CCRx register.

The PWM mode can be selected independently on each channel (one PWM per OCx output) by writing '110' (PWM mode 1) or '111' (PWM mode 2) in the OCxM bits in the CCMRx register. The corresponding preload register must be enabled by setting the OCxPE bit in the CCMRx register, and eventually the auto-reload preload register (in upcounting or center-aligned modes) by setting the ARPE bit in the CR1 register.

As the preload registers are transferred to the shadow registers only when an update event occurs, before starting the counter, the user must initialize all the registers by setting the UG bit in the EGR register.

OCx polarity is software programmable using the CCxP bit in the CCER register. It can be programmed as active high or active low. OCx output is enabled by a combination of the CCxE, CCxNE, MOE, OSSI and OSSR bits (CCER and BDTR registers). Refer to the CCER register description for more details.

In PWM mode (1 or 2), CNT and CCRx are always compared to determine whether CCRx  $\square$  CNT or CNT  $\square$  CCRx (depending on the direction of the counter).

The timer is able to generate PWM in edge-aligned mode or center-aligned mode depending on the CMS bits in the CR1 register.

### **PWM** edge-aligned mode

□ Upcounting configuration

Upcounting is active when the DIR bit in the CR1 register is low. Refer to *Upcounting mode*. In the following example, we consider PWM mode 1. The reference PWM signal OCxREF is high as long as CNT < CCRx else it becomes low. If the compare value in CCRx is greater than the auto-reload value (in ARR) then OCxREF is held at '1'. If the compare value is 0 then OCxRef is held at '0'. *Figure 33* shows some edge-aligned PWM waveforms in an example where ARR=8.



Figure 33. Edge-aligned PWM waveforms (ARR=8)

Downcounting configuration

Downcounting is active when DIR bit in CR1 register is high. Refer to *Downcounting mode* In PWM mode 1, the reference signal OCxRef is low as long as CNT > CCRx else it becomes high. If the compare value in CCRx is greater than the auto-

reload value in ARR, then OCxREF is held at '1'. 0% PWM is not possible in this mode.

# **PWM** center-aligned mode

Center-aligned mode is active when the CMS bits in CR1 register are different from '00' (all the remaining configurations having the same effect on the OCxRef/OCx signals). The compare flag is set when the counter counts up, when it counts down or both when it counts up and down depending on the CMS bits configuration. The direction bit (DIR) in the CR1 register is updated by hardware and must not be changed by software. Refer to *Center-aligned mode (up/down counting)*.

Figure 34 shows some center-aligned PWM waveforms in an example where:

- ARR=8,
- PWM mode is the PWM mode 1,
- The flag is set when the counter counts down corresponding to the center-aligned mode 1 selected for CMS=01 in CR1 register.



Hints on using center-aligned mode:

- When starting in center-aligned mode, the current up-down configuration is used. It means that the counter counts up or down depending on the value written in the DIR bit in the CR1 register. Moreover, the DIR and CMS bits must not be changed at the same time by the software.
- Writing to the counter while running in center-aligned mode is not recommended as it can lead to unexpected results. In particular:
  - The direction is not updated if the user writes a value in the counter greater than the auto-reload value (CNT>ARR). For example, if the counter was counting up, it will continue to count up.
  - The direction is updated if the user writes 0 or write the ARR value in the counter but no Update Event UEV is generated.
- The safest way to use center-aligned mode is to generate an update by software (setting the UG bit in the EGR register) just before starting the counter and not to write the counter while it is running.

# 3.11 Complementary outputs and dead-time insertion

The advanced-control timers can output two complementary signals and manage the switchingoff and the switching-on instants of the outputs. This time is generally known as dead-time and it has to be adjust it depending on the devices connected to the outputs and their characteristics (intrinsic delays of level-shifters, delays due to power switches...)

User can select the polarity of the outputs (main output OCx or complementary OCxN) independently for each output. This is done by writing to the CCxP and CCxNP bits in the CCER register.

The complementary signals OCx and OCxN are activated by a combination of several control bits: the CCxE and CCxNE bits in the CCER register and the MOE, OISx, OISxN, OSSI and OSSR bits in the BDTR and CR2 registers. In particular, the dead-time is activated when switching to the IDLE state (MOE falling down to 0).

Dead-time insertion is enabled by setting both CCxE and CCxNE bits, and the MOE bit if the break circuit is present. DTG[7:0] bits of the BDTR register are used to control the dead-time generation for all channels. From a reference waveform OCxREF, it generates 2 outputs OCx and OCxN. If OCx and OCxN are active high:

- The OCx output signal is the same as the reference signal except for the rising edge, which is delayed relative to the reference rising edge.
- The OCxN output signal is the opposite of the reference signal except for the rising edge, which is delayed relative to the reference falling edge.

If the delay is greater than the width of the active output (OCx or OCxN) then the corresponding pulse is not generated.

The following figures show the relationships between the output signals of the dead-time generator and the reference signal OCxREF. (we suppose CCxP=0, CCxNP=0, MOE=1, CCxE=1 and CCxNE=1 in these examples)



Figure 35. Complementary output with dead-time insertion.



Figure 36. Dead-time waveforms with delay greater than the negative pulse.





The dead-time delay is the same for each of the channels and is programmable with the DTG bits in the BDTR register. Refer to *break and dead-time register (BDTR)* for delay calculation.

# Re-directing OCxREF to OCx or OCxN

In output mode (forced, output compare or PWM), OCxREF can be re-directed to the OCx output or to OCxN output by configuring the CCxE and CCxNE bits in the CCER register.

This allows the user to send a specific waveform (such as PWM or static active level) on one output while the complementary remains at its inactive level. Other possibilities are to have both outputs at inactive level or both outputs active and complementary with dead-time.

Note: When only OCxN is enabled (CCxE=0, CCxNE=1), it is not complemented and becomes active as soon as OCxREF is high. For example, if CCxNP=0 then OCxN=OCxRef. On the other hand, when both OCx and OCxN are enabled (CCxE=CCxNE=1) OCx becomes active when OCxREF is high whereas OCxN is complemented and becomes active when OCxREF is low.

# 3.12 Using the break function

When using the break function, the output enable signals and inactive levels are modified according to additional control bits (MOE, OSSI and OSSR bits in the BDTR register, OISx and OISxN bits in the CR2 register). In any case, the OCx and OCxN outputs cannot be set both to active level at a given time..

The break source can be either the break input pin or a clock failure event, generated by the Clock Security System (CSS), from the Reset Clock Controller. For further information on the Clock Security System.

When exiting from reset, the break circuit is disabled and the MOE bit is low. User can enable the break function by setting the BKE bit in the BDTR register. The break input polarity can be selected by configuring the BKP bit in the same register. BKE and BKP can be modified at the

same time. When the BKE and BKP bits are written, a delay of 1 APB clock cycle is applied before the writing is effective. Consequently, it is necessary to wait 1 APB clock period to correctly read back the bit after the write operation.

Because MOE falling edge can be asynchronous, a resynchronization circuit has been inserted between the actual signal (acting on the outputs) and the synchronous control bit (accessed in the BDTR register). It results in some delays between the asynchronous and the synchronous signals. In particular, if MOE is written to 1 whereas it was low, a delay (dummy instruction) must be inserted before reading it correctly. This is because the user writes an asynchronous signal, but reads a synchronous signal.

When a break occurs (selected level on the break input):

- The MOE bit is cleared asynchronously, putting the outputs in inactive state, idle state or in reset state (selected by the OSSI bit). This feature functions even if the MCU oscillator is off.
- Each output channel is driven with the level programmed in the OISx bit in the CR2 register as soon as MOE=0. If OSSI=0 then the timer releases the enable output else the enable output remains high.
- When complementary outputs are used:
  - The outputs are first put in reset state inactive state (depending on the polarity). This is done asynchronously so that it works even if no clock is provided to the timer.
  - If the timer clock is still present, then the dead-time generator is reactivated in order to drive the outputs with the level programmed in the OISx and OISxN bits after a deadtime. Even in this case, OCx and OCxN cannot be driven to their active level together. Note that because of the resynchronization on MOE, the dead-time duration is a bit longer than usual (around 2 ck\_tim clock cycles).
  - If OSSI=0 then the timer releases the enable outputs else the enable outputs remain or become high as soon as one of the CCxE or CCxNE bits is high.
- The break status flag (BIF bit in the SR register) is set. An interrupt can be generated if the BIE bit in the DIER register is set. A DMA request can be sent if the BDE bit in the DIER register is set.
- If the AOE bit in the BDTR register is set, the MOE bit is automatically set again at the next update event UEV. This can be used to perform a regulation, for instance. Else, MOE remains low until it is written to '1' again. In this case, it can be used for security and the break input can be connected to an alarm from power drivers, thermal sensors or any security components.
- The break inputs is acting on level. Thus, the MOE cannot be set while the break input is active (neither automatically nor by software). In the meantime, the status flag BIF cannot be cleared.

The break can be generated by the BRK input which has a programmable polarity and an enable bit BKE in the BDTR register.

There are two solutions to generate a break:

- By using the BRK input which has a programmable polarity and an enable bit BKE in the **BDTR** register
- By software through the BG bit of the EGR register.

In addition to the break input and the output management, a write protection has been implemented inside the break circuit to safeguard the application. It allows freezing the configuration of several parameters (dead-time duration, OCx/OCxN polarities and state when disabled, OCxM configurations, break enable and polarity). The user can choose from three levels of protection selected by the LOCK bits in the BDTR register. Refer to Section : break and dead-time register (BDTR). The LOCK bits can be written only once after an MCU reset.

Note:

*Figure 38* shows an example of behavior of the outputs in response to a break.

|                            |                       | : :                  |                   |         | 느)<br>:    |     |
|----------------------------|-----------------------|----------------------|-------------------|---------|------------|-----|
| OCxREF                     |                       | 1                    |                   | <u></u> |            |     |
|                            |                       |                      |                   |         |            |     |
| OCx<br>(OCxN not implement | ed, CCxP=0, OI        |                      |                   |         |            |     |
| OCx<br>(OCxN not implement | ed, CCxP=0, OI        | ISx =0)              |                   |         |            |     |
| OCx<br>(OCxN not implement | ed, CCxP=1, OI        | Sx =1)               |                   |         |            |     |
| OCx<br>(OCxN not implement | ed, CCxP=1, OI        | Sx =0)               |                   |         |            |     |
| OCx                        |                       | Ì                    | <b>←→</b>         |         | <b>→</b> _ |     |
| OCxN<br>(CCxE=1, CCxP=0, C | ISx=0, CCxNE=         | delay<br>1, CCxNP=0, | delay<br>OISxN =1 | d       | elay       |     |
| OCx                        | $\longleftrightarrow$ |                      |                   |         |            |     |
| OCxN<br>(CCxE=1, CCxP=0, C | NSx=1, CCxNE=         | delay<br>1, CCxNP=1, | delay<br>OISxN =1 | )<br>)  | elay       |     |
| OCx                        |                       |                      |                   |         |            |     |
| OCxN<br>(CCxE=1, CCxP=0, C | NSx=0, CCxNE=         | =0, CCxNP=0,         | OISxN =1          | d       | lelay      |     |
| OCx                        |                       | 1                    |                   |         |            |     |
| OCxN<br>(CCxE=1, CCxP=0, C | NSx=1, CCxNE=         | =0, CCxNP=0,         | OISxN =0          | d       | elay       |     |
| OCx                        |                       | 1                    |                   |         |            |     |
| OCxN<br>(CCxE=1, CCxP=0, C | CxNE=0, CCxN          | IP=0, OISx=O         | ISxN=0 or         | OISx=0  | DISxN      | =1) |
|                            |                       | : :                  | •                 | ,       | :          |     |

# Figure 38. Output behavior in response to a break.

# 3.13 Clearing the OCxREF signal on an external event

The OCxREF signal for a given channel can be driven Low by applying a High level to the ETRF input (OCxCE enable bit of the corresponding CCMRx register set to '1'). The OCxREF signal remains Low until the next update event, UEV, occurs.

This function can only be used in output compare and PWM modes, and does not work in forced mode.

For example, the ETR signal can be connected to the output of a comparator to be used for current handling. In this case, the ETR must be configured as follow:

- 1. The External Trigger Prescaler should be kept off: bits ETPS[1:0] of the SMCR register set to '00'.
- 2. The external clock mode 2 must be disabled: bit ECE of the SMCR register set to '0'.
- 3. The External Trigger Polarity (ETP) and the External Trigger Filter (ETF) can be configured according to the user needs.

*Figure 39*shows the behavior of the OCxREF signal when the ETRF Input becomes High, for both values of the enable bit OCxCE. In this example, the timer is programmed in

PWM mode.



Figure 39. Clearing OCxREF

# 3.14 6-step PWM generation

When complementary outputs are used on a channel, preload bits are available on the OCxM, CCxE and CCxNE bits. The preload bits are transferred to the shadow bits at the COM commutation event. The user can thus program in advance the configuration for the next step and change the configuration of all the channels at the same time. COM can be generated by software by setting the COM bit in the EGR register or by hardware (on TRGI rising edge).

A flag is set when the COM event occurs (COMIF bit in the SR register), which can generate an interrupt (if the COMIE bit is set in the DIER register) or a DMA request (if the COMDE bit is set in the DIER register).

*Figure 40* describes the behavior of the OCx and OCxN outputs when a COM event occurs, in 3 different examples of programmed configurations.



# 3.15 One-pulse mode

One-pulse mode (OPM) is a particular case of the previous modes. It allows the counter to be started in response to a stimulus and to generate a pulse with a programmable length after a programmable delay.

Starting the counter can be controlled through the slave mode controller. Generating the waveform can be done in output compare mode or PWM mode. Select One-pulse mode by setting the OPM bit in the CR1 register. This makes the counter stop automatically at the next update event UEV.

A pulse can be correctly generated only if the compare value is different from the counter initial value. Before starting (when the timer is waiting for the trigger), the configuration must be:

- In upcounting: CNT < CCRx □ ARR (in particular, 0 < CCRx)
- In downcounting: CNT > CCRx

Figure 41. Example of one pulse mode.



For example the user may want to generate a positive pulse on OC1 with a length of  $t_{\text{PULSE}}$  and after a delay of  $t_{\text{DELAY}}$  as soon as a positive edge is detected on the TI2 input pin.

Let's use TI2FP2 as trigger 1:

- Map TI2FP2 to TI2 by writing CC2S='01' in the CCMR1 register.
- TI2FP2 must detect a rising edge, write CC2P='0' in the CCER register.
- Configure TI2FP2 as trigger for the slave mode controller (TRGI) by writing TS='110' in the SMCR register.
- TI2FP2 is used to start the counter by writing SMS to '110' in the SMCR register (trigger mode).

The OPM waveform is defined by writing the compare registers (taking into account the clock frequency and the counter prescaler).

- The  $t_{\text{DELAY}}$  is defined by the value written in the CCR1 register.
- The t<sub>PULSE</sub> is defined by the difference between the auto-reload value and the compare value (ARR - CCR1).
- Let us say the user wants to build a waveform with a transition from '0' to '1' when a compare match occurs and a transition from '1' to '0' when the counter reaches the autoreload value. To do this, enable PWM mode 2 by writing OC1M=111 in the CCMR1 register. The user can optionally enable the preload registers by writing OC1PE='1' in the CCMR1 register and ARPE in the CR1 register. In this case the compare value must be written in the CCR1 register, the auto-reload value in the ARR register, generate an update by setting the UG bit and wait for external trigger event on TI2. CC1P is written to '0' in this example.

In our example, the DIR and CMS bits in the CR1 register should be low.

The user only wants one pulse (Single mode), so '1' must be written in the OPM bit in the CR1 register to stop the counter at the next update event (when the counter rolls over from the autoreload value back to 0). When OPM bit in the CR1 register is set to '0', so the Repetitive Mode is selected.

Particular case: OCx fast enable:

In One-pulse mode, the edge detection on TIx input set the CEN bit which enables the counter. Then the comparison between the counter and the compare value makes the output toggle. But several clock cycles are needed for these operations and it limits the minimum delay  $t_{\mathsf{DELAY}}$  min we can get.

If the user wants to output a waveform with the minimum delay, the OCxFE bit in the CCMRx register must be set. Then OCxRef (and OCx) are forced in response to the stimulus, without taking in account the comparison. Its new level is the same as if a compare match had occurred. OCxFE acts only if the channel is configured in PWM1 or PWM2 mode.

# 3.16 Encoder interface mode

To select Encoder Interface mode write SMS='001' in the SMCR register if the counter is counting on TI2 edges only, SMS='010' if it is counting on TI1 edges only and SMS='011' if it is counting on both TI1 and TI2 edges.

Select the TI1 and TI2 polarity by programming the CC1P and CC2P bits in the CCER register. When needed, the user can program the input filter as well.

The two inputs TI1 and TI2 are used to interface to an incremental encoder. The counter is clocked by each valid transition on TI1FP1 or TI2FP2 (TI1 and TI2 after input filter and polarity selection, TI1FP1=TI1 if not filtered and not inverted, TI2FP2=TI2 if

not filtered and not inverted) assuming that it is enabled (CEN bit in CR1 register written to '1'). The sequence of transitions of the two inputs is evaluated and generates count pulses as well as the direction signal. Depending on the sequence the counter counts up or down, the DIR bit in the CR1 register is modified by hardware accordingly. The DIR bit is calculated at each transition on any input (TI1 or TI2), whatever the counter is counting on TI1 only, TI2 only or both TI1 and TI2.

Encoder interface mode acts simply as an external clock with direction selection. This means that the counter just counts continuously between 0 and the auto-reload value in the ARR register (0 to ARR or ARR down to 0 depending on the direction). So user must configure ARR before starting. in the same way, the capture, compare, prescaler, repetition counter, trigger output features continue to work as normal. Encoder mode and External clock mode 2 are not compatible and must not be selected together.

In this mode, the counter is modified automatically following the speed and the direction of the incremental encoder and its content, therefore, always represents the encoder's position. The count direction correspond to the rotation direction of the connected sensor.

*Table 1* summarizes the possible combinations, assuming TI1 and TI2 do not switch at the same time.

| Active                     | Level on opposite signal         | TI1FP1   | signal   | TI2FP2 signal |          |  |  |
|----------------------------|----------------------------------|----------|----------|---------------|----------|--|--|
| edge                       | (TI1FP1 for TI2, TI2FP2 for TI1) | Rising   | Falling  | Rising        | Falling  |  |  |
| Counting on                | High                             | Down     | Up       | No Count      | No Count |  |  |
| TI1 only                   | Low                              | Up       | Down     | No Count      | No Count |  |  |
| Counting on                | High                             | No Count | No Count | Up            | Down     |  |  |
| TI2 only                   | Low                              | No Count | No Count | Down          | Up       |  |  |
| Counting on<br>TI1 and TI2 | High                             | Down     | Up       | Up            | Down     |  |  |
|                            | Low                              | Up       | Down     | Down          | Up       |  |  |

 Table 1. Counting direction versus encoder signals

An external incremental encoder can be connected directly to the MCU without external interface logic. However, comparators are normally be used to convert the encoder's differential outputs to digital signals. This greatly increases noise immunity. The third encoder output which indicate the mechanical zero position, may be connected to an external interrupt input and trigger a counter reset.

Figure 42 gives an example of counter operation, showing count signal generation and direction control. It also shows how input jitter is compensated where both edges are selected. This might occur if the sensor is positioned near to one of the switching points. For this example we assume that the configuration is the following:

- CC1S='01' (CCMR1 register, TI1FP1 mapped on TI1).
- CC2S='01' (CCMR2 register, TI1FP2 mapped on TI2).
- CC1P='0', and IC1F = '0000' (CCER register, TI1FP1 non-inverted, TI1FP1=TI1).
- CC2P='0', and IC2F = '0000' (CCER register, TI1FP2 non-inverted, TI1FP2= TI2).
- SMS='011' (SMCR register, both inputs are active on both rising and falling edges).
- CEN='1' (CR1 register, Counter enabled).



Figure 42. Example of counter operation in encoder interface mode.

Figure 43 gives an example of counter behavior when TI1FP1 polarity is inverted (same configuration as above except CC1P='1').



Figure 43. Example of encoder interface mode with TI1FP1 polarity inverted.

The timer, when configured in Encoder Interface mode provides information on the sensor's current position. The user can obtain dynamic information (speed, acceleration, deceleration) by measuring the period between two encoder events using a second timer configured in capture

mode. The output of the encoder which indicates the mechanical zero can be used for this purpose. Depending on the time between two events, the counter can also be read at regular times. This can be done by latching the counter value into a third input capture register if available (then the capture signal must be periodic and can be generated by another timer). when available, it is also possible to read its value through a DMA request generated by a real-time clock.

# 3.17 Timer input XOR function

The TI1S bit in the CR2 register, allows the input filter of channel 0 to be connected to the output of a XOR gate, combining the three input pins CH1, CH2 and CH3.

The XOR output can be used with all the timer input functions such as trigger or input capture.

# 3.18 Interfacing with Hall sensors

This is done using the advanced-control timers to generate PWM signals to drive the motor and another timer referred to as

"interfacing timer" in *Figure 44*. The "interfacing timer" captures the 3 timer input pins (CH1, CH2, and CH3) connected through a XOR to the TI1 input channel (selected by setting the TI1S bit in the CR2 register).

The slave mode controller is configured in reset mode; the slave input is TI1F\_ED. Thus, each time one of the 3 inputs toggles, the counter restarts counting from 0. This creates a time base triggered by any change on the Hall inputs.

On the "interfacing timer", capture/compare channel 0 is configured in capture mode, capture signal is TRC (see *Figure 27*). The captured value, which corresponds to the time elapsed between 2 changes on the inputs, gives information about motor speed.

The "interfacing timer" can be used in output mode to generate a pulse which changes the configuration of the channels of the advanced-control timer (by triggering a COM event). The timer is used to generate PWM signals to drive the motor. To do this, the interfacing timer channel must be programmed so that a positive pulse is generated after a programmed delay (in output compare or PWM mode). This pulse is sent to the advanced-control timer through the TRGO output.

Example: the user wants to change the PWM configuration of the advanced-control timer after a programmed delay each time a change occurs on the Hall inputs connected to one of the timers.

- Configure 3 timer inputs ORed to the TI1 input channel by writing the TI1S bit in the CR2 register to '1',
- Program the time base: write the ARR to the max value (the counter must be cleared by the TI1 change. Set the prescaler to get a maximum counter period longer than the time between 2 changes on the sensors,
- Program channel 0 in capture mode (TRC selected): write the CC1S bits in the CCMR1 register to '11'. The user can also program the digital filter if needed,
- Program channel 1 in PWM 2 mode with the desired delay: write the OC2M bits to '111' and the CC2S bits to '00' in the CCMR1 register,
- Select OC2REF as trigger output on TRGO: write the MMS bits in the CR2 register to '101',

In the advanced-control timer, the right ITR input must be selected as trigger input, the timer is programmed to generate PWM signals, the capture/compare control signals are preloaded (CCPC=1 in the CR2 register) and the COM event is controlled by the trigger input (CCUS=1 in the CR2 register). The PWM control bits (CCxE, OCxM) are written after a COM event for the next step (this can be done in an interrupt subroutine generated by the rising edge of OC2REF).

*Figure 44* describes this example.



### 3.19

# and external trigger synchronization

The timer can be synchronized with an external trigger in several modes: Reset mode, Gated mode and Trigger mode.

### Slave mode: Reset mode

The counter and its prescaler can be reinitialized in response to an event on a trigger input. Moreover, if the URS bit from the CR1 register is low, an update event UEV is generated. Then all the preloaded registers (ARR, CCRx) are updated.

In the following example, the upcounter is cleared in response to a rising edge on TI1 input:

 Configure the channel 0 to detect rising edges on TI1. Configure the input filter duration (in this example, we don't need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so there's no need to configure it. The CC1S bits select the input capture source only, CC1S = 01 in the CCMR1 register. Write CC1P=0 in CCER register to validate the polarity (and detect rising edges only).

- Configure the timer in reset mode by writing SMS=100 in SMCR register. Select TI1 as the input source by writing TS=101 in SMCR register.
- Start the counter by writing CEN=1 in the CR1 register.

The counter starts counting on the internal clock, then behaves normally until TI1 rising edge. When TI1 rises, the counter is cleared and restarts from 0. In the meantime, the trigger flag is set (TIF bit in the SR register) and an interrupt request, or a DMA request can be sent if enabled (depending on the TIE and TDE bits in DIER register).

The following figure shows this behavior when the auto-reload register ARR=0x36. The delay between the rising edge on TI1 and the actual reset of the counter is due to the resynchronization circuit on TI1 input.



#### Figure 45. Control circuit in reset mode

#### Slave mode: Gated mode

The counter can be enabled depending on the level of a selected input.

In the following example, the upcounter counts only when TI1 input is low:

- Configure the channel 0 to detect low levels on TI1. Configure the input filter duration (in this example, we don't need any filter, so we keep IC1F=0000). The capture prescaler is not used for triggering, so the user does not need to configure it. The CC1S bits select the input capture source only, CC1S=01 in CCMR1 register. Write CC1P=1 in CCER register to validate the polarity (and detect low level only).
- Configure the timer in gated mode by writing SMS=101 in SMCR register. Select TI1 as the input source by writing TS=101 in SMCR register.
- Enable the counter by writing CEN=1 in the CR1 register (in gated mode, the counter doesn't start if CEN=0, whatever is the trigger input level).

The counter starts counting on the internal clock as long as TI1 is low and stops as soon as TI1 becomes high. The TIF flag in the SR register is set both when the counter starts or stops.

The delay between the rising edge on TI1 and the actual stop of the counter is due to the resynchronization circuit on TI1 input.



### Figure 46. Control circuit in gated mode

# Slave mode: Trigger mode

The counter can start in response to an event on a selected input.

In the following example, the upcounter starts in response to a rising edge on TI2 input:

- Configure the channel 1 to detect rising edges on TI2. Configure the input filter duration (in this example, we don't need any filter, so we keep IC2F=0000). The capture prescaler is not used for triggering, so there's no need to configure it. The CC2S bits are configured to select the input capture source only, CC2S=01 in CCMR1 register. Write CC2P=1 in CCER register to validate the polarity (and detect low level only).
- Configure the timer in trigger mode by writing SMS=110 in SMCR register. Select TI2 as the input source by writing TS=110 in SMCR register.

When a rising edge occurs on TI2, the counter starts counting on the internal clock and the TIF flag is set.

The delay between the rising edge on TI2 and the actual start of the counter is due to the resynchronization circuit on TI2 input.



# Figure 47. Control circuit in trigger mode

### Slave mode: external clock mode 2 + trigger mode

The external clock mode 2 can be used in addition to another slave mode (except external clock mode 1 and encoder mode). In this case, the ETR signal is used as external clock input, and another input can be selected as trigger input (in reset mode, gated mode or trigger mode). It is recommended not to select ETR as TRGI through the TS bits of SMCR register.

In the following example, the upcounter is incremented at each rising edge of the ETR signal as soon as a rising edge of TI1 occurs:

- 1. Configure the external trigger input circuit by programming the SMCR register as follows:
  - ETF = 0000: no filter

- ETPS = 00: prescaler disabled
- ETP = 0: detection of rising edges on ETR and ECE=1 to enable the external clock mode 2.
- 2. Configure the channel 0 as follows, to detect rising edges on TI:
  - IC1F=0000: no filter.
  - The capture prescaler is not used for triggering and does not need to be configured.
  - CC1S=01 in CCMR1 register to select only the input capture source
  - CC1P=0 in CCER register to validate the polarity (and detect rising edge only).
- 3. Configure the timer in trigger mode by writing SMS=110 in SMCR register. Select TI1 as the input source by writing TS=101 in SMCR register.

A rising edge on TI1 enables the counter and sets the TIF flag. The counter then counts on ETR rising edges.

The delay between the rising edge of the ETR signal and the actual reset of the counter is due to the resynchronization circuit on ETRP input.



Figure 48. Control circuit in external clock mode 2 + trigger mode

# 3.20 Timer synchronization

The TIM timers are linked together internally for timer synchronization or chaining.

Note: The clock of the slave timer must be enabled prior to receive events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

# 3.21 Debug mode

When the microcontroller enters debug mode, the counter either continues to work normally or stops, depending on <u>APB\_CLK</u> STOP configuration bit in <u>the system control</u> module.

# 4 registers

The peripheral registers can be accessed by half-words (16-bit) or words (32-bit).

### 4.1 control register 1 (CR1)

Address offset: 0x00

Reset value: 0x0000

| 15       | 14 | 13 | 12 | 11 | 10  | 9     | 8    | 7   | 6      | 5   | 4   | 3   | 2    | 1   | 0 |
|----------|----|----|----|----|-----|-------|------|-----|--------|-----|-----|-----|------|-----|---|
| Deserved |    |    |    |    | CKD | [1:0] | ARPE | CMS | 6[1:0] | DIR | OPM | URS | UDIS | CEN |   |
| Reserved |    |    |    |    | rw  | rw    | rw   | rw  | rw     | rw  | rw  | rw  | rw   | rw  |   |

Bits 15:10 Reserved, must be kept at reset value.

#### Bits 9:8 CKD[1:0]: Clock division

This bit-field indicates the division ratio between the timer clock (CK\_INT) frequency and the dead-time and sampling clock ( $t_{DTS}$ )used by the dead-time generators and the digital filters (ETR, TIx),

00: <sup>t</sup>DTS=<sup>t</sup>CK\_INT

01: <sup>t</sup>dts=2<sup>\*t</sup>ск\_імт

10: <sup>t</sup>dts=4<sup>\*t</sup>ск\_імт

11: <sup>t</sup>dts=8<sup>\*t</sup>ск\_ілт

Bit 7 ARPE: Auto-reload preload enable

- 0: ARR register is not buffered
- 1: ARR register is buffered

#### Bits 6:5 CMS[1:0]: Center-aligned mode selection

00: Edge-aligned mode. The counter counts up or down depending on the direction bit (DIR). 01: Center-aligned mode 1. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in CCMRx register) are set only when the counter is counting down.

10: Center-aligned mode 2. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in CCMRx register) are set only when the counter is counting up.

11: Center-aligned mode 3. The counter counts up and down alternatively. Output compare interrupt flags of channels configured in output (CCxS=00 in CCMRx register) are set both when the counter is counting up or down.

- Note: It is not allowed to switch from edge-aligned mode to center-aligned mode as long as the counter is enabled (CEN=1)
- Bit 4 DIR: Direction
  - 0: Counter used as upcounter
  - 1: Counter used as downcounter

Note: This bit is read only when the timer is configured in Center-aligned mode or Encoder mode.

- Bit 3 OPM: One pulse mode
  - 0: Counter is not stopped at update event
  - 1: Counter stops counting at the next update event (clearing the bit CEN)

#### Bit 2 URS: Update request source

This bit is set and cleared by software to select the UEV event sources.

0: Any of the following events generate an update interrupt or DMA request if enabled. These events can be:

Counter overflow/underflow

- Setting the UG bit
  - Update generation through the slave mode controller

1: Only counter overflow/underflow generates an update interrupt or DMA request if enabled.

#### Bit 1 UDIS: Update disable

This bit is set and cleared by software to enable/disable UEV event generation.

0: UEV enabled. The Update (UEV) event is generated by one of the following events:

- Counter overflow/underflow
- Setting the UG bit
- Update generation through the slave mode controller Buffered registers are then loaded with their preload values.

1: UEV disabled. The Update event is not generated, shadow registers keep their value (ARR, PSC, CCRx). However the counter and the prescaler are reinitialized if the UG bit is set or if a hardware reset is received from the slave mode controller.

#### Bit 0 CEN: Counter enable

- 0: Counter disabled
- 1: Counter enabled
- Note: External clock, gated mode and encoder mode can work only if the CEN bit has been previously set by software. However trigger mode can set the CEN bit automatically by hardware.

# 4.2 control register 2 (CR2)

Address offset: 0x04

Reset value: 0x0000

| 15   | 14   | 13    | 12   | 11    | 10   | 9     | 8    | 7    | 6        | 5  | 4    | 3    | 2   | 1    | 0  |
|------|------|-------|------|-------|------|-------|------|------|----------|----|------|------|-----|------|----|
| Doc  | OIS3 | OIS2N | OIS2 | OIS1N | OIS1 | OISON | OIS0 | TI1S | MMS[2:0] |    | CCDS | CCUS | Pos | CCPC |    |
| Res. | rw   | rw    | rw   | rw    | rw   | rw    | rw   | rw   | rw       | rw | rw   | rw   | rw  | Res. | rw |

Bit 15 Reserved, must be kept at reset value.

Bit 14 OIS3: Output Idle state 4 (OC3 output)

refer to OIS1 bit

Bit 13 OIS2N: Output Idle state 3 (OC2N output)

refer to OIS1N bit

Bit 12 OIS2: Output Idle state 3 (OC2 output)

refer to OIS1 bit

Bit 11 OIS1N: Output Idle state 2 (OC1N output)

#### refer to OIS1N bit

Bit 10 **OIS1**: Output Idle state 2 (OC1 output)

refer to OIS1 bit

Bit 9 OISON: Output Idle state 1 (OCON output)

0: OC0N=0 after a dead-time when MOE=0

1: OC0N=1 after a dead-time when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in BDTR register).

Bit 8 OIS0: Output Idle state 1 (OC0 output)

0: OC0=0 (after a dead-time if OC1N is implemented) when MOE=0

1: OC0=1 (after a dead-time if OC1N is implemented) when MOE=0

Note: This bit can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in BDTR register).

- Bit 7 TI1S: TI1 selection
  - 0: The CH1 pin is connected to TI1 input
  - 1: The CH1, CH2 and CH3 pins are connected to the TI1 input (XOR combination)
- Bits 6:4 MMS[2:0]: Master mode selection

These bits allow to select the information to be sent in master mode to slave timers for synchronization (TRGO). The combination is as follows:

000: **Reset** - the UG bit from the EGR register is used as trigger output (TRGO). If the reset is generated by the trigger input (slave mode controller configured in reset mode) then the signal on TRGO is delayed compared to the actual reset.

001: **Enable** - the Counter Enable signal CNT\_EN is used as trigger output (TRGO). It is useful to start several timers at the same time or to control a window in which a slave timer is enable. The Counter Enable signal is generated by a logic OR between CEN control bit and the trigger input when configured in gated mode. When the Counter Enable signal is controlled by the trigger input, there is a delay on TRGO, except if the master/slave mode is selected (see the MSM bit description in SMCR register).

010: **Update** - The update event is selected as trigger output (TRGO). For instance a master timer can then be used as a prescaler for a slave timer.

011: **Compare Pulse** - The trigger output send a positive pulse when the CC1IF flag is to be set (even if it was already high), as soon as a capture or a compare match occurred. (TRGO).

100: Compare - OC0REF signal is used as trigger output (TRGO)

101: Compare - OC1REF signal is used as trigger output (TRGO)

110: Compare - OC2REF signal is used as trigger output (TRGO)

111: Compare - OC3REF signal is used as trigger output (TRGO)

Note: The clock of the slave timer and ADC must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

Bit 3 CCDS: Capture/compare DMA selection

0: CCx DMA request sent when CCx event occurs

1: CCx DMA requests sent when update event occurs

Bit 2 CCUS: Capture/compare control update selection

0: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit only

1: When capture/compare control bits are preloaded (CCPC=1), they are updated by setting the COMG bit or when an rising edge occurs on TRGI

Note: This bit acts only on channels that have a complementary output.

Bit 1 Reserved, must be kept at reset value.

Bit 0 CCPC: Capture/compare preloaded control

0: CCxE, CCxNE and OCxM bits are not preloaded

1: CCxE, CCxNE and OCxM bits are preloaded, after having been written, they are updated only when a commutation event (COM) occurs (COMG bit set or rising edge detected on TRGI, depending on the CCUS bit).

Note: This bit acts only on channels that have a complementary output.

# 4.3 slave mode control register (SMCR)

#### Address offset: 0x08

Reset value: 0x0000

| 15  | 14  | 13  | 12     | 11 | 10       | 9  | 8  | 7  | 6  | 5       | 4  | 3    | 2  | 1        | 0  |
|-----|-----|-----|--------|----|----------|----|----|----|----|---------|----|------|----|----------|----|
| ETP | ECE | ETP | S[1:0] |    | ETF[3:0] |    |    |    |    | TS[2:0] |    | Res. |    | SMS[2:0] |    |
| rw  | rw  | rw  | rw     | rw | rw       | rw | rw | rw | rw | rw      | rw | Res. | rw | rw       | rw |

Bit 15 ETP: External trigger polarity

This bit selects whether ETR or ETR is used for trigger operations 0:

ETR is non-inverted, active at high level or rising edge. 1: ETR is

inverted, active at low level or falling edge.

#### Bit 14 ECE: External clock enable

This bit enables External clock mode 2.

- 0: External clock mode 2 disabled
- 1: External clock mode 2 enabled. The counter is clocked by any active edge on the ETRF signal.
- Note: **1**: Setting the ECE bit has the same effect as selecting external clock mode 1 with TRGI connected to ETRF (SMS=111 and TS=111).

**2**: It is possible to simultaneously use external clock mode 2 with the following slave modes: reset mode, gated mode and trigger mode. Nevertheless, TRGI must not be connected to ETRF in this case (TS bits must not be 111).

**3:** If external clock mode 1 and external clock mode 2 are enabled at the same time, the external clock input is ETRF.

#### Bits 13:12 ETPS[1:0]: External trigger prescaler

External trigger signal ETRP frequency must be at most 1/4 of CLK frequency. A prescaler can be enabled to reduce ETRP frequency. It is useful when inputting fast external clocks. 00: Prescaler OFF

01: ETRP frequency divided by 2

- 10: ETRP frequency divided by 4
- 11: ETRP frequency divided by 8

#### Bits 11:8 ETF[3:0]: External trigger filter

This bit-field then defines the frequency used to sample ETRP signal and the length of the digital filter applied to ETRP. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output: 0000: No filter, sampling is done at fDTs

- 0001: fsampling=fck\_int, N=2
- 0010: fsampling=fck\_int, N=4
- 0011: fsampling=fck\_int, N=8
- 0100: fsampling=fdts/2, N=6
- 0101: fsampling=fdts/2, N=8 0110:

fsampling=fdts/4, N=6

- 0111: fsampling=fdts/4, N=8
- 1000: fsampling=fdts/8, N=6
- 1001: fsampling=fdts/8, N=8
- 1010: fsampling=fdts/16, N=5 1011:
- fsampling=fdts/16, N=6
- 1100: fsampling=fdts/16, N=8
- 1101: fsampling=fdts/32, N=5
- 1110: fsampling=fdts/32, N=6
- 1111: fsampling=fdts/32, N=8

Bit 7 MSM: Master/slave mode

0: No action

1: The effect of an event on the trigger input (TRGI) is delayed to allow a perfect synchronization between the current timer and its slaves (through TRGO). It is useful if we want to synchronize several timers on a single external event.

Bits 6:4 TS[2:0]: Trigger selection

This bit-field selects the trigger input to be used to synchronize the counter.

000: Internal Trigger 0 (ITR0)

001: Internal Trigger 1 (ITR1)

010: Internal Trigger 2 (ITR2)

011: Internal Trigger 3 (ITR3)

100: TI1 Edge Detector (TI1F\_ED)

101: Filtered Timer Input 1 (TI1FP1)

110: Filtered Timer Input 2 (TI2FP2)

111: External Trigger input (ETRF)

Note: These bits must be changed only when they are not used (e.g. when SMS=000) to avoid wrong edge detections at the transition.

Bit 3 Reserved, must be kept at reset value.

Bits 2:0 SMS: Slave mode selection

When external signals are selected the active edge of the trigger signal (TRGI) is linked to the polarity selected on the external input (see Input Control register and Control register description. 000: Slave mode disabled - if CEN = '1' then the prescaler is clocked directly by the internal clock. 001: Encoder mode 1 - Counter counts up/down on TI2FP1 edge depending on TI1FP2 level.

010: Encoder mode 2 - Counter counts up/down on TI1FP2 edge depending on TI1FP2 level.

011: Encoder mode 3 - Counter counts up/down on both TI1FP1 and TI2FP2 edges depending on the level of the other input.

100: Reset Mode - Rising edge of the selected trigger input (TRGI) reinitializes the counter and generates an update of the registers.

101: Gated Mode - The counter clock is enabled when the trigger input (TRGI) is high. The counter stops (but is not reset) as soon as the trigger becomes low. Both start and stop of the counter are controlled.

110: Trigger Mode - The counter starts at a rising edge of the trigger TRGI (but it is not reset). Only the start of the counter is controlled.

111: External Clock Mode 1 - Rising edges of the selected trigger (TRGI) clock the counter.

Note: The gated mode must not be used if TI1F\_ED is selected as the trigger input (TS='100'). Indeed, TI1F\_ED outputs 1 pulse for each transition on TI1F, whereas the gated mode checks the level of the trigger signal.

The clock of the slave timer must be enabled prior to receiving events from the master timer, and must not be changed on-the-fly while triggers are received from the master timer.

| Slave TIM | ITR0 (TS = 000) | ITR1 (TS = 001) | ITR2 (TS = 010) | ITR3 (TS = 011) |
|-----------|-----------------|-----------------|-----------------|-----------------|
| GPTIMER0  | GPTIMER1_TRGO   | GPTIMER2_TRGO   | GPTIMER3_TRGO   | GPTIMER4_TRGO   |
| GPTIMER1  | GPTIMER2_TRGO   | GPTIMER3_TRGO   | GPTIMER4_TRGO   | GPTIMER0_TRGO   |
| GPTIMER2  | GPTIMER3_TRGO   | GPTIMER4_TRGO   | GPTIMER0_TRGO   | GPTIMER1_TRGO   |
| GPTIMER3  | GPTIMER4_TRGO   | GPTIMER0_TRGO   | GPTIMER1_TRGO   | GPTIMER2_TRGO   |
| GPTIMER4  | GPTIMER0_TRGO   | GPTIMER1_TRGO   | GPTIMER2_TRGO   | GPTIMER3_TRGO   |

 Table 2. Internal trigger connection<sup>(1)</sup>

1. When a timer is not present in the product, the corresponding trigger ITRx is not available.

# DMA/interrupt enable register (DIER)

#### Address offset: 0x0C

#### Reset value: 0x0000

| _ | 15    | 14  | 13    | 12                  | 11                  | 10                  | 9                   | 8   | 7   | 6   | 5     | 4                   | 3                   | 2                   | 1                   | 0   |
|---|-------|-----|-------|---------------------|---------------------|---------------------|---------------------|-----|-----|-----|-------|---------------------|---------------------|---------------------|---------------------|-----|
|   | Ros   | TDE | COMDE | CC <u>3</u> 4D<br>E | CC <u>2</u> 3D<br>E | CC <u>1</u> 2D<br>E | CC <u>0</u> 4D<br>E | UDE | BIE | TIE | COMIE | CC <u>3</u> 4I<br>E | CC <u>2</u> 3I<br>E | CC <u>1</u> 2I<br>E | CC <u>0</u> 4I<br>E | UIE |
|   | 1103. | rw  | Rw    | rw                  | rw                  | rw                  | rw                  | rw  | rw  | rw  | rw    | rw                  | rw                  | rw                  | rw                  | rw  |

Bit 15 Reserved, must be kept at reset value.

#### Bit 14 TDE: Trigger DMA request enable

- 0: Trigger DMA request disabled
- 1: Trigger DMA request enabled
- Bit 13 COMDE: COM DMA request enable
  - 0: COM DMA request disabled
  - 1: COM DMA request enabled
- Bit 12 CC34DE: Capture/Compare 34 DMA request enable
  - 0: CC34 DMA request disabled
  - 1: CC34 DMA request enabled
- Bit 11 CC23DE: Capture/Compare 23 DMA request enable
  - 0: CC23 DMA request disabled
  - 1: CC23 DMA request enabled

Bit 10 CC12DE: Capture/Compare 12 DMA request enable

- 0: CC12 DMA request disabled
- 1: CC12 DMA request enabled
- Bit 9 CC04DE: Capture/Compare 04 DMA request enable
  - 0: CC04 DMA request disabled
  - 1: CC04 DMA request enabled
- Bit 8 UDE: Update DMA request enable
  - 0: Update DMA request disabled
    - 1: Update DMA request enabled
- Bit 7 BIE: Break interrupt enable
  - 0: Break interrupt disabled
  - 1: Break interrupt enabled
- Bit 6 TIE: Trigger interrupt enable
  - 0: Trigger interrupt disabled
  - 1: Trigger interrupt enabled
- Bit 5 COMIE: COM interrupt enable
  - 0: COM interrupt disabled
  - 1: COM interrupt enabled
- Bit 4 CC4IE: Capture/Compare 4 interrupt enable
  - 0: CC34 interrupt disabled
  - 1: CC34 interrupt enabled
- Bit 3 CC3IE: Capture/Compare 3 interrupt enable
  - 0: CC23 interrupt disabled
  - 1: CC23 interrupt enabled
- Bit 2 **CC2IE**: Capture/Compare 2 interrupt enable 0: CC12 interrupt disabled

#### 4.4

1: CC12 interrupt enabled

Bit 1 CC1IE: Capture/Compare 1 interrupt enable

- 0: CC04 interrupt disabled
- 1: CC04 interrupt enabled

Bit 0 **UIE**: Update interrupt enable

0: Update interrupt disabled

1: Update interrupt enabled

# 4.5 status register (SR)

Address offset: 0x10

Reset value: 0x0000

|          |                  |                                                                                                   | •                                                                                                                                               |                                                                                                                                                                                                |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14 1     | 3 12             | 11                                                                                                | 10                                                                                                                                              | 9                                                                                                                                                                                              | 8                                                                                                                                                                                                                                              | 7                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                                                                                                                                                                                                                                                                                                       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          | CC <u>3</u> 40   | CC <u>2</u> 30                                                                                    | CC <u>1</u> 20                                                                                                                                  | CC <u>0</u> 40                                                                                                                                                                                 | Res.                                                                                                                                                                                                                                           | BIF                                                                                                                                                                                                                                                                                                                          | TIF                                                                                                                                                                                                                                                                                                                                                                                                     | COMIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | CC <u>3</u> 4I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CC23I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CC <u>1</u> 2I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CC01I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UIF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Reserved | F                | F                                                                                                 | F                                                                                                                                               | F                                                                                                                                                                                              |                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Reserved | rc_w0            | rc_w0                                                                                             | rc_w0                                                                                                                                           | rc_w0                                                                                                                                                                                          | Res.                                                                                                                                                                                                                                           | rc_w0                                                                                                                                                                                                                                                                                                                        | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                   | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | rc_w0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          | 14 1<br>Reserved | 14         13         12           Reserved         CC340         F           rc_w0         rc_w0 | 14         13         12         11           CC_34O         CC_23O           F         F         F           rc_w0         rc_w0         rc_w0 | 14         13         12         11         10           CC340         CC230         CC120           F         F         F         F           rc_w0         rc_w0         rc_w0         rc_w0 | 14         13         12         11         10         9           CC340         CC230         CC120         CC040           F         F         F         F         F           rc_w0         rc_w0         rc_w0         rc_w0         rc_w0 | 14         13         12         11         10         9         8           CC340         CC230         CC120         CC040         Res.           F         F         F         F         F         F         F         S           rc_w0         rc_w0         rc_w0         rc_w0         Res.         Res.         Res. | 14         13         12         11         10         9         8         7           CC340         CC230         CC120         CC040         Res.         BIF           Reserved         F         F         F         F         F         F         Output         Res.         BIF           rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         Res.         rc_w0 | 14         13         12         11         10         9         8         7         6           CC_340         CC_230         CC_120         CC040         Res.         BIF         TIF           F         F         F         F         F         F         F         Output         Res.         BIF         TIF           rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         rc_w0         Res.         rc_w0         rc_w0 | 14         13         12         11         10         9         8         7         6         5           CC_340         CC_230         CC120         CC040         Res.         BIF         TIF         COMIF           Reserved         F         F         F         F         F         Res.         BIF         TIF         COMIF           rc_w0         rc_w0 | 14         13         12         11         10         9         8         7         6         5         4           CC340         CC230         CC120         CC040         Res.         BIF         TIF         COMIF         CC341           F         F         F         F         F         F         F         F         C         With the test of t | 14         13         12         11         10         9         8         7         6         5         4         3           CC340         CC230         CC120         CC040         Res.         BIF         TIF         COMIF         CC341         CC231           F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F | 14         13         12         11         10         9         8         7         6         5         4         3         2           CC_340         CC_230         CC_120         CC040         Res.         BIF         TIF         COMIF         CC341         CC231         CC121           F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F | 14         13         12         11         10         9         8         7         6         5         4         3         2         1           CC_340         CC_300         CC120         CC040         Res.         BIF         TIF         COMIF         CC341         CC231         CC121         CC041           F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F         F |

Bits 15:13 Reserved, must be kept at reset value.

Bit 12 CC34OF: Capture/Compare 34 overcapture flag

refer to CC04OF description

Bit 11 CC23OF: Capture/Compare 23 overcapture flag

refer to CC04OF description

Bit 10 CC12OF: Capture/Compare 12 overcapture flag

refer to CC04OF description

#### Bit 9 CC04OF: Capture/Compare 04 overcapture flag

This flag is set by hardware only when the corresponding channel is configured in input capture mode. It is cleared by software by writing it to '0'.

0: No overcapture has been detected.

- 1: The counter value has been captured in CCR0 register while CC0IF flag was already set
- Bit 8 Reserved, must be kept at reset value.

#### Bit 7 BIF: Break interrupt flag

This flag is set by hardware as soon as the break input goes active. It can be cleared by software if the break input is not active.

0: No break event occurred.

1: An active level has been detected on the break input.

Bit 6 TIF: Trigger interrupt flag

This flag is set by hardware on trigger event (active edge detected on TRGI input when the slave mode controller is enabled in all modes but gated mode, both edges in case gated mode is selected). It is cleared by software.

0: No trigger event occurred. 1:

Trigger interrupt pending.

Bit 5 COMIF: COM interrupt flag

This flag is set by hardware on COM event (when Capture/compare Control bits - CCxE, CCxNE, OCxM - have been updated). It is cleared by software.0: No COM event occurred. 1: COM interrupt pending.

Bit 4 CC34IF: Capture/Compare 34 interrupt flag

refer to CC04IF description

#### Bit 3 CC23IF: Capture/Compare 23 interrupt flag refer to CC04IF description

Bit 2 CC12IF: Capture/Compare 12 interrupt flag

refer to CC04IF description

Bit 1 **CC04IF**: Capture/Compare 04 interrupt flag

#### If channel CC04 is configured as output:

This flag is set by hardware when the counter matches the compare value, with some exception in center-aligned mode (refer to the CMS bits in the CR0 register description). It is cleared by software.

0: No match.

1: The content of the counter CNT matches the content of the CCR0 register. When the contents of CCR0 are greater than the contents of ARR, the CC0IF bit goes high on the counter overflow (in upcounting and up/down-counting modes) or underflow (in downcounting mode)

### If channel CC0 is configured as input:

This bit is set by hardware on a capture. It is cleared by software or by reading the CCR0 register. 0: No input capture occurred

1: The counter value has been captured in CCR0 register (An edge has been detected on IC0 which matches the selected polarity)

Bit 0 UIF: Update interrupt flag

- This bit is set by hardware on an update event. It is cleared by software.
- 0: No update occurred.
- 1: Update interrupt pending. This bit is set by hardware when the registers are updated:
- At overflow or underflow regarding the repetition counter value (update if repetition counter = 0) and if the UDIS=0 in the CR1 register.
- When CNT is reinitialized by software using the UG bit in EGR register, if URS=0 and UDIS=0 in the CR0 register.
- When CNT is reinitialized by a trigger event (refer to Section: slave mode control register (SMCR)), if URS=0 and UDIS=0 in the CR1 register.

# event generation register (EGR)

#### Address offset: 0x14

#### Reset value: 0x0000

| 15       | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6  | 5    | 4                  | 3                  | 2                  | 1                  | 0  |
|----------|----|----|----|----|----|---|---|---|----|------|--------------------|--------------------|--------------------|--------------------|----|
| Reserved |    |    |    |    |    |   |   |   | TG | COMG | CC <u>3</u> 4<br>G | CC <u>2</u> 3<br>G | CC <u>1</u> 2<br>G | CC <u>0</u> 4<br>G | UG |
|          |    |    |    |    |    |   |   | w | w  | w    | w                  | w                  | w                  | w                  | w  |

Bits 15:8 Reserved, must be kept at reset value.

Bit 7 BG: Break generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action

1: A break event is generated. MOE bit is cleared and BIF flag is set. Related interrupt or DMA transfer can occur if enabled.

Bit 6 TG: Trigger generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware. 0: No action

1: The TIF flag is set in SR register. Related interrupt or DMA transfer can occur if enabled.

#### Bit 5 COMG: Capture/Compare control update generation

This bit can be set by software, it is automatically cleared by hardware 0: No action

1: When CCPC bit is set, it allows to update CCxE, CCxNE and OCxM bits Note: This bit acts only on channels having a complementary output.

- Bit <u>34</u> CC<u>34</u>G: Capture/Compare <u>34</u> generation refer to CC1G description
- Bit 23 CC23G: Capture/Compare 23 generation refer to CC1G description
- Bit <u>12</u> CC<u>12</u>G: Capture/Compare <u>12</u> generation refer to CC1G description

#### Bit 04 CC04G: Capture/Compare 04 generation

This bit is set by software in order to generate an event, it is automatically cleared by hardware.

0: No action

1: A capture/compare event is generated on channel 0:

If channel CC04 is configured as output:

CC1IF flag is set, Corresponding interrupt or DMA request is sent if enabled.

#### If channel CC04 is configured as input:

The current value of the counter is captured in CCR0 register. The CC0IF flag is set, the corresponding interrupt or DMA request is sent if enabled. The CC0OF flag is set if the CC0IF flag was already high.

#### Bit 0 UG: Update generation

This bit can be set by software, it is automatically cleared by hardware.

0: No action

1: Reinitialize the counter and generates an update of the registers. Note that the prescaler counter is cleared too (anyway the prescaler ratio is not affected). The counter is cleared if the center-aligned mode is selected or if DIR=0 (upcounting), else it takes the auto-reload value (ARR) if DIR=1 (downcounting).

4.6

# capture/compare mode register 1 (CCMR1)

Address offset: 0x18

Reset value: 0x0000

The channels can be used in input (capture mode) or in output (compare mode). The direction of a channel is defined by configuring the corresponding CCxS bits. All the other bits of this register have a different function in input and in output mode. For a given bit, OCxx describes its function when the channel is configured in output, ICxx describes its function when the channel is configured in input. So the user must take care that the same bit can have a different meaning for the input stage and for the output stage.

| 15        | 14        | 13       | 12 | 11        | 10        | 9    | 8      | 7         | 6    | 5       | 4  | 3         | 2         | 1    | 0      |
|-----------|-----------|----------|----|-----------|-----------|------|--------|-----------|------|---------|----|-----------|-----------|------|--------|
| OC1<br>CE |           | OC1M[2:0 | )  | OC1<br>PE | OC1F<br>E | CC19 | 2[1:0] | OC0<br>CE | 0    | C0M[2:0 | )  | OC0<br>PE | OC0<br>FE | CC09 | 2[1.0] |
|           | IC1F[3:0] |          |    | IC1PS     | SC[1:0]   |      | 5[1.0] |           | IC0F | [3:0]   |    | IC0PS     | SC[1:0]   |      | 5[1.0] |
| rw        | rw        | rw       | rw | rw        | rw        | rw   | rw     | rw        | rw   | rw      | rw | rw        | rw        | rw   | rw     |

### Output compare mode:

Bit 15 OC1CE: Output compare 2 clear enable

Bits 14:12 OC1M[2:0]: Output compare 2 mode

Bit 11 OC1PE: Output compare 2 preload enable

Bit 10 OC1FE: Output compare 2 fast enable

Bits 9:8 CC1S[1:0]: Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1channel is configured as input, IC1 is mapped on TI1

10: CC1 channel is configured as input, IC1 is mapped on TI0

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through the TS bit (SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in CCER).

Bit 7 OCOCE: Output compare 1 clear enable

OC0CE: Output compare 1 Clear Enable 0:

OC0Ref is not affected by the ETRF Input

1: OC0Ref is cleared as soon as a High level is detected on ETRF input

## Bits 6:4 **OC0M**: Output compare 1 mode

These bits define the behavior of the output reference signal OC0REF from which OC0 and OC0N are derived. OC0REF is active high whereas OC0 and OC0N active level depends on CC0P and CC0NP bits.

000: Frozen - The comparison between the output compare register CCR0 and the counter CNT has no effect on the outputs.(this mode is used to generate a timing base).

001: Set channel 0 to active level on match. OC0REF signal is forced high when the counter CNT matches the capture/compare register 1 (CCR0).

010: Set channel 0 to inactive level on match. OC1REF signal is forced low when the counter CNT matches the capture/compare register 1 (CCR0).

011: Toggle - OC0REF toggles when CNT=CCR0.

100: Force inactive level - OC0REF is forced low.

101: Force active level - OC0REF is forced high.

110: PWM mode 1 - In upcounting, channel 0 is active as long as CNT<CCR0

else inactive. In downcounting, channel 0 is inactive (OC0REF='0') as long as CNT>CCR0 else active (OC0REF='1').

111: PWM mode 2 - In upcounting, channel 0 is inactive as long as CNT<CCR0 else active. In downcounting, channel 0 is active as long as CNT>CCR0 else inactive.

#### 4.7

- Note: 1: These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in BDTR register) and CC0S='00' (the channel is configured in output).
  2: In PWM mode 1 or 2, the OCREF level changes only when the result of the comparison changes or when the output compare mode switches from "frozen" mode to "PWM" mode.
- Bit 3 OC0PE: Output compare 1 preload enable

0: Preload register on CCR0 disabled. CCR0 can be written at anytime, the new value is taken in account immediately.

1: Preload register on CCR0 enabled. Read/Write operations access the preload register. CCR0 preload value is loaded in the active register at each update event.

Note: **1:** These bits can not be modified as long as LOCK level 3 has been programmed (LOCK bits in BDTR register) and CCOS='00' (the channel is configured in output).

**2:** The PWM mode can be used without validating the preload register only in one pulse mode (OPM bit set in CR0 register). Else the behavior is not guaranteed.

#### Bit 2 OC0FE: Output compare 1 fast enable

This bit is used to accelerate the effect of an event on the trigger in input on the CC output.

0: CC0 behaves normally depending on counter and CCR0 values even when the trigger is ON. The minimum delay to activate CC0 output when an edge occurs on the trigger input is 5 clock cycles.

1: An active edge on the trigger input acts like a compare match on CC0 output. Then, OC is set to the compare level independently from the result of the comparison. Delay to sample the trigger input and to activate CC0 output is reduced to 3 clock cycles. OCFE acts only if the channel is configured in PWM1 or PWM2 mode.

#### Bits 1:0 CC0S: Capture/Compare 1 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC0 channel is configured as output

01: CC0 channel is configured as input, IC0 is mapped on TI1

10: CC0 channel is configured as input, IC0 is mapped on TI2

11: CC0 channel is configured as input, IC0 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC0S bits are writable only when the channel is OFF (CC0E = '0' in CCER).

#### Input capture mode

Bits 15:12 IC1F: Input capture 2 filter

#### Bits 11:10 IC1PSC[1:0]: Input capture 2 prescaler

#### Bits 9:8 CC1S: Capture/Compare 2 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC1 channel is configured as output

01: CC1 channel is configured as input, IC1 is mapped on TI2

10: CC1 channel is configured as input, IC1 is mapped on TI1

11: CC1 channel is configured as input, IC1 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC1S bits are writable only when the channel is OFF (CC1E = '0' in CCER).

#### Bits 7:4 ICOF[3:0]: Input capture 1 filter

This bit-field defines the frequency used to sample TI1 input and the length of the digital filter applied to TI1. The digital filter is made of an event counter in which N consecutive events are needed to validate a transition on the output:

0000: No filter, sampling is done at fDTS

- 0001: fsampling=fck\_int, N=2
- 0010: fsampling=fck\_int, N=4
- 0011: fsampling=fck\_int, N=8
- 0100: fsampling=fdts/2, N=6

0101: fsampling=fdts/2, N=8 0110:

fSAMPLING=fDTS/4, N=6

0111: fsampling=fdts/4, N=8

1000: fsampling=fdts/8, N=6

1001: fsampling=fdts/8, N=8

1010: fsampling=fdts/16, N=5 1011:

fsampling=fdts/16, N=6

1100: fsampling=fdts/16, N=8

1101: fsampling=fdts/32, N=5

1110: fsampling=fdts/32, N=6

1111: fsampling=fdts/32, N=8

Bits 3:2 ICOPSC: Input capture 1 prescaler

This bit-field defines the ratio of the prescaler acting on CC0 input (IC0).

The prescaler is reset as soon as CC0E='0' (CCER register).

00: no prescaler, capture is done each time an edge is detected on the capture input

01: capture is done once every 2 events

10: capture is done once every 4 events

11: capture is done once every 8 events

Bits 1:0 CC0S: Capture/Compare 1 Selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC0 channel is configured as output

01: CC0 channel is configured as input, IC0 is mapped on TI1

10: CC0 channel is configured as input, IC0 is mapped on TI2

11: CC0 channel is configured as input, IC0 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC0S bits are writable only when the channel is OFF (CC0E = '0' in CCER).

4.8

# capture/compare mode register 2 (CCMR2)

Address offset: 0x1C

Reset value: 0x0000

Refer to the above CCMR1 register description.

| 15        | 14        | 13       | 12 | 11        | 10        | 9   | 8      | 7          | 6    | 5        | 4  | 3         | 2         | 1    | 0      |
|-----------|-----------|----------|----|-----------|-----------|-----|--------|------------|------|----------|----|-----------|-----------|------|--------|
| OC3<br>CE | (         | DC3M[2:0 | )] | OC3<br>PE | OC3<br>FE | CC3 | 6[1:0] | OC3<br>CE. | C    | OC2M[2:0 | ]  | OC2<br>PE | OC2<br>FE | CC2S | S[1:0] |
|           | IC3F[3:0] |          |    | IC3PS     | SC[1:0]   |     |        |            | IC2F | [3:0]    |    | IC2PS     | C[1:0]    |      |        |
| rw        | rw        | rw       | rw | rw        | rw        | rw  | rw     | rw         | rw   | rw       | rw | rw        | rw        | rw   | rw     |

### Output compare mode

Bit 15 OC3CE: Output compare 4 clear enable

Bits 14:12 OC3M: Output compare 4 mode

Bit 11 OC3PE: Output compare 4 preload enable

Bit 10 OC3FE: Output compare 4 fast enable

Bits 9:8 CC3S: Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input. 00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on TI2

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC3S bits are writable only when the channel is OFF (CC3E = '0' in CCER).

Bit 7 OC2CE: Output compare 3 clear enable

Bits 6:4 OC2M: Output compare 3 mode

Bit 3 OC2PE: Output compare 3 preload enable

Bit 2 OC2FE: Output compare 3 fast enable

Bits 1:0 CC2S: Capture/Compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC3 is mapped on TI3

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in CCER).

#### Input capture mode

Bits 15:12 IC3F: Input capture 4 filter

Bits 11:10 IC3PSC: Input capture 4 prescaler

Bits 9:8 CC3S: Capture/Compare 4 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC3 channel is configured as output

01: CC3 channel is configured as input, IC3 is mapped on TI3

10: CC3 channel is configured as input, IC3 is mapped on T2

11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC3S bits are writable only when the channel is OFF (CC3E = '0' in CCER).

Bits 7:4 IC2F: Input capture 3 filter

Bits 3:2 IC2PSC: Input capture 3 prescaler

#### Bits 1:0 CC2S: Capture/compare 3 selection

This bit-field defines the direction of the channel (input/output) as well as the used input.

00: CC2 channel is configured as output

01: CC2 channel is configured as input, IC2 is mapped on TI2

10: CC2 channel is configured as input, IC2 is mapped on TI3

11: CC2 channel is configured as input, IC2 is mapped on TRC. This mode is working only if an internal trigger input is selected through TS bit (SMCR register)

Note: CC2S bits are writable only when the channel is OFF (CC2E = '0' in CCER).

# capture/compare enable register (CCER)

Address offset: 0x20

Reset value: 0x0000

| 15    | 14   | 13   | 12   | 11    | 10    | 9    | 8    | 7     | 6     | 5    | 4    | 3     | 2     | 1    | 0    |
|-------|------|------|------|-------|-------|------|------|-------|-------|------|------|-------|-------|------|------|
| CC3NP | Bos  | CC3P | CC3E | CC2NP | CC2NE | CC2P | CC2E | CC1NP | CC1NE | CC1P | CC1E | CC0NP | CC0NE | CC0P | CC0E |
| rw    | Res. | rw   | rw   | rw    | rw    | rw   | rw   | rw    | rw    | rw   | rw   | rw    | rw    | rw   | rw   |

#### Bit 15 CC3NP: Capture/Compare 4 complementary output polarity

#### refer to CC1NP description

Bit 14 Reserved, must be kept at reset value. CC3NE: Capture/Compare 3 complementary output enable

refer to CC0NE description

Bit 13 CC3P: Capture/Compare 4 output polarity-r

refer to CC0P description

Bit 12 CC3E: Capture/Compare 4 output enable

refer to CC0E description

Bit 11 CC2NP: Capture/Compare 3 complementary output polarity

refer to CC0NP description

Bit 10 CC2NE: Capture/Compare 3 complementary output enable

refer to CC0NE description

- Bit 9 **CC2P**: Capture/Compare 3 output polarity refer to CC0P description
- Bit 8 CC2E: Capture/Compare 3 output enable

refer to CC0E description

Bit 7 CC1NP: Capture/Compare 2 complementary output polarity

refer to CC0NP description

Bit 6 CC1NE: Capture/Compare 2 complementary output enable

refer to CC0NE description

Bit 5 CC1P: Capture/Compare 2 output polarity

refer to CC0P description

Bit 4 CC1E: Capture/Compare 2 output enable

refer to CC0E description

- Bit 3 CCONP: Capture/Compare 1 complementary output polarity
  - 0: OC0N active high.
  - 1: OC0N active low.
- Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in BDTR register) and CC0S="00" (the channel is configured in output).
- Bit 2 CCONE: Capture/Compare 1 complementary output enable

0: Off - OC0N is not active. OC0N level is then function of MOE, OSSI, OSSR, OIS0, OIS0N and CC0E bits.

4.9

1: On - OC0N signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS0, OIS0N and CC0E bits.

### Bit 1 **CC0P**: Capture/Compare 1 output polarity

#### CC0 channel configured as output:

#### 0: OC0 active high

1: OC0 active low

#### CC0 channel configured as input:

This bit selects whether IC0 or IC0 is used for trigger or capture operations.

0: non-inverted: capture is done on a rising edge of IC0. When used as external trigger, IC0 is non-inverted.

1: inverted: capture is done on a falling edge of IC0. When used as external trigger, IC0 is inverted.

Note: This bit is not writable as soon as LOCK level 2 or 3 has been programmed (LOCK bits in BDTR register).

#### Bit 0 CC0E: Capture/Compare 1 output enable

### CC0channel configured as output:

0: Off - OC0 is not active. OC0 level is then function of MOE, OSSI, OSSR, OIS0, OIS0N and CC0NE bits. 1: On - OC0 signal is output on the corresponding output pin depending on MOE, OSSI, OSSR, OIS0, OIS0N and

CC0NE bits.

#### CC0 channel configured as input:

This bit determines if a capture of the counter value can actually be done into the input capture/compare register 1 (CCR0) or not.

0: Capture disabled.

1: Capture enabled.

# Table 3. Output control bits for complementary OCx and OCxN channels with break feature

|            |             | Control I   | bits        |              | Outp                                                                    | ut states <sup>(1)</sup>                                                   |
|------------|-------------|-------------|-------------|--------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------|
| MOE<br>bit | OSSI<br>bit | OSSR<br>bit | CCxE<br>bit | CCxNE<br>bit | OCx output state                                                        | OCxN output state                                                          |
|            |             | 0           | 0           | 0            | Output Disabled (not driven by the timer), OCx=0, OCx_EN=0              | Output Disabled (not driven by the timer), OCxN=0, OCxN_EN=0               |
|            |             | 0           | 0           | 1            | Output Disabled (not driven by the timer), OCx=0, OCx_EN=0              | OCxREF + Polarity OCxN=OCxREF<br>xor CCxNP, OCxN_EN=1                      |
|            |             | 0           | 1           | 0            | OCxREF + Polarity<br>OCx=OCxREF xor CCxP,<br>OCx_EN=1                   | Output Disabled (not driven by the timer)<br>OCxN=0, OCxN_EN=0             |
| 1          | x           | 0           | 1           | 1            | OCREF + Polarity + dead-time<br>OCx_EN=1                                | Complementary to OCREF (not<br>OCREF) + Polarity + dead-time<br>OCxN_EN=1  |
|            |             | 1           | 0           | 0            | Output Disabled (not driven by<br>the timer)<br>OCx=CCxP, OCx_EN=0      | Output Disabled (not driven by the timer)<br>OCxN=CCxNP, OCxN_EN=0         |
|            |             | 1           | 0           | 1            | Off-State (output enabled with<br>inactive state)<br>OCx=CCxP, OCx_EN=1 | OCxREF + Polarity<br>OCxN=OCxREF xor CCxNP,<br>OCxN_EN=1                   |
|            |             | 1           | 1           | 0            | OCxREF + Polarity<br>OCx=OCxREF xor CCxP,<br>OCx_EN=1                   | Off-State (output enabled with<br>inactive state)<br>OCxN=CCxNP, OCxN_EN=1 |

|   |   | 1 | 1 | 1 | OCREF + Polarity + dead-time<br>OCx_EN=1                                                     | Complementary to OCREF (not<br>OCREF) + Polarity + dead-time<br>OCxN_EN=1 |
|---|---|---|---|---|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
|   | 0 |   | 0 | 0 |                                                                                              |                                                                           |
|   | 0 |   | 0 | 1 | Output Disabled (not driven by t                                                             | he timer)<br>Cx_EN=0_OCxN=CCxNP                                           |
|   | 0 |   | 1 | 0 | OCxN_EN=0                                                                                    |                                                                           |
|   | 0 |   | 1 | 1 | dead-time, assuming that OISx                                                                | and OISxN do not correspond to OCX                                        |
| 0 | 1 | x | 0 | 0 | - and OCXN both in active state.                                                             |                                                                           |
|   | 1 |   | 0 | 1 | Off-State (output enabled with in                                                            | nactive state)                                                            |
|   | 1 |   | 1 | 0 | Asynchronously: OCx=CCxP, C                                                                  | CX_EN=1, OCxN=CCxNP,                                                      |
|   | 1 |   | 1 | 1 | Then if the clock is present: OC dead-time, assuming that OISx and OCxN both in active state | x=OISx and OCxN=OISxN after a<br>and OISxN do not correspond to OCX       |

1. When both outputs of a channel are not used (CCxE = CCxNE = 0), the OISx, OISxN, CCxP and CCxNP bits must be kept cleared.

Note: The state of the external I/O pins connected to the complementary OCx and OCxN channels depends on the OCx and OCxN channel state and the GPIOand AFIO registers.

# 4.10 counter (CNT) Change to 32-bit

# Address offset: 0x24

|    | Res       | set valu | ue: 0x0 | 0000 |    |    |    |    |    |    |    |    |    |    |    |
|----|-----------|----------|---------|------|----|----|----|----|----|----|----|----|----|----|----|
| 15 | 14        | 13       | 12      | 11   | 10 | 9  | 8  | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    | CNT[15:0] |          |         |      |    |    |    |    |    |    |    |    |    |    |    |
| rw | rw        | rw       | rw      | rw   | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw | rw |

Bits 31:0 CNT[31:0]: Counter value

# 4.11 prescaler (PSC)

Address offset: 0x28

Reset value: 0x0000

| 15                                       | 14        | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3  | 2 | 1 | 0 |
|------------------------------------------|-----------|----|----|----|----|---|---|---|---|---|---|----|---|---|---|
|                                          | PSC[15:0] |    |    |    |    |   |   |   |   |   |   |    |   |   |   |
| rw r |           |    |    |    |    |   |   |   |   |   |   | rw |   |   |   |

Bits 15:0 PSC[15:0]: Prescaler value

The counter clock frequency (CK\_CNT) is equal to  $f_{CK_PSC}$  / (PSC[15:0] + 1).

PSC contains the value to be loaded in the active prescaler register at each update event (including when the counter is cleared through UG bit of EGR register or through trigger controller when configured in "reset mode").

# 4.12 auto-reload register (ARR)

Address offset: 0x2C

|    | I  | Reset | value: | 0xFFF | F  |    |     |        |    |    |    |    |    |    |    |
|----|----|-------|--------|-------|----|----|-----|--------|----|----|----|----|----|----|----|
| 15 | 14 | 13    | 12     | 11    | 10 | 9  | 8   | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|    |    |       |        |       |    |    | ARR | [31:0] |    |    |    |    |    |    |    |
| rw | rw | rw    | rw     | rw    | rw | rw | rw  | rw     | rw | rw | rw | rw | rw | rw | rw |

Bits 15:0 ARR[31:0]: Auto-reload value

ARR is the value to be loaded in the actual auto-reload register. The counter is blocked while the auto-reload value is null.

# 4.13 repetition counter register (RCR)

Address offset: 0x30

Reset value: 0x0000

| 15 | 14 | 13 | 12   | 11   | 10 | 9 | 8 | 7  | 6  | 5  | 4   | 3     | 2  | 1  | 0  |
|----|----|----|------|------|----|---|---|----|----|----|-----|-------|----|----|----|
|    |    |    | Doco | nuod |    |   |   |    |    |    | REP | [7:0] |    |    |    |
|    |    |    | Rese | IVEU |    |   |   | rw | rw | rw | rw  | rw    | rw | rw | rw |

Bits 15:8 Reserved, must be kept at reset value.

Bits 7:0 REP[157:0]: Repetition counter value

These bits allow the user to set-up the update rate of the compare registers (i.e. periodic transfers from preload to active registers) when preload registers are enable, as well as the update interrupt generation rate, if this interrupt is enable.

Each time the REP\_CNT related downcounter reaches zero, an update event is generated and it restarts counting from REP value. As REP\_CNT is reloaded with REP value only at the repetition update event U\_RC, any write to the RCR register is not taken in account until the next repetition update event.

It means in PWM mode (REP+1) corresponds to:

- the number of PWM periods in edge-aligned mode
- the number of half PWM period in center-aligned mode.

# 4.14 capture/compare register 1 (CCR0)

Address offset: 0x34

Reset value: 0x0000

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7      | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|--------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       |       |       |       |       | CCR   | [15:0] |       |       |       |       |       |       |       |
| rw/ro  | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |

Bits 31:0 CCR0[31:0]: Capture/Compare 1 value

#### If channel CC0 is configured as output:

CCR0 is the value to be loaded in the actual capture/compare 1 register (preload value). It is loaded permanently if the preload feature is not selected in the CCMR0 register (bit OC0PE). Else the preload value is copied in the active capture/compare 1 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter CNT and signaled on OC0 output.

#### If channel CC0 is configured as input:

CCR0 is the counter value transferred by the last input capture 1 event (IC0). The CCR0 register is read-only and cannot be programmed.

# 4.15 capture/compare register 2 (CCR1)

Address offset: 0x38

#### Reset value: 0x0000

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7               | 6     | 5     | 4     | 3     | 2 ^   | 1 0   | )     |
|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       |       |       |       |       | CCR1[ | <u>31</u> 15:0] |       |       |       |       |       |       |       |
| rw/ro           | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |

#### Bits 31:0 CCR1[31:0]: Capture/Compare 2 value

#### If channel CC1 is configured as output:

CCR1 is the value to be loaded in the actual capture/compare 2 register (preload value). It is loaded permanently if the preload feature is not selected in the CCMR1 register (bit OC1PE). Else the preload value is copied in the active capture/compare 2 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter CNT and signalled on OC1 output.

#### If channel CC1 is configured as input:

CCR1 is the counter value transferred by the last input capture 2 event (IC1). The CCR1 register is read-only and cannot be programmed.

# 4.16 capture/compare register 3 (CCR2)

#### Address offset: 0x3C

#### Reset value: 0x0000

| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7                           | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|-------|-------|-------|-------|-------|-------|-------|-------|-----------------------------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       |       |       |       |       | CCR2[ | <mark>15<u>31</u>:0]</mark> |       |       |       |       |       |       |       |
| rw/ro                       | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |

Bits 31:0 CCR2[31:0]: Capture/Compare value

#### If channel CC2 is configured as output:

CCR2 is the value to be loaded in the actual capture/compare 3 register (preload value). It is loaded permanently if the preload feature is not selected in the CCMR2 register (bit OC2PE). Else the preload value is copied in the active capture/compare 3 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter CNT and signalled on OC2 output.

#### If channel CC2 is configured as input:

CCR2 is the counter value transferred by the last input capture 3 event (IC2). The CCR2 register is read-only and cannot be programmed.

# 4.17 capture/compare register 4 (CCR3)

Address offset: 0x40

Reset value: 0x0000

|    | 15   | 14    | 13    | 12    | 11    | 10    | 9     | 8     | 7                         | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|----|------|-------|-------|-------|-------|-------|-------|-------|---------------------------|-------|-------|-------|-------|-------|-------|-------|
|    |      |       |       |       |       |       |       | CCR3[ | <del>15<u>31</u>:0]</del> |       |       |       |       |       |       |       |
| rv | v/ro | rw/ro                     | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro | rw/ro |

#### Bits 31:0 CCR3[31:0]: Capture/Compare value

#### If channel CC3 is configured as output:

CCR3 is the value to be loaded in the actual capture/compare 4 register (preload value). It is loaded permanently if the preload feature is not selected in the CCMR3 register (bit OC3PE). Else the preload value is copied in the active capture/compare 4 register when an update event occurs. The active capture/compare register contains the value to be compared to the counter CNT and signalled on OC3 output.

#### If channel CC3 is configured as input:

CCR3 is the counter value transferred by the last input capture 4 event (IC3). The CCR2 register is read-only and cannot be programmed.

# 14.4.18 break and dead-time register (BDTR)

#### Address offset: 0x44

#### Reset value: 0x0000

| 15  | 14  | 13  | 12  | 11   | 10   | 9    | 8      | 7  | 6  | 5  | 4   | 3     | 2  | 1  | 0  |
|-----|-----|-----|-----|------|------|------|--------|----|----|----|-----|-------|----|----|----|
| MOE | AOE | BKP | BKE | OSSR | OSSI | LOCI | <[1:0] |    |    |    | DTG | [7:0] |    |    |    |
| rw  | rw  | rw  | rw  | Rw   | rw   | rw   | rw     | rw | rw | rw | rw  | rw    | rw | rw | rw |

Note:

As the bits AOE, BKP, BKE, OSSI, OSSR and DTG[7:0] can be write-locked depending on the LOCK configuration, it can be necessary to configure all of them during the first write access to the BDTR register.

Bit 15 MOE: Main output enable

This bit is cleared asynchronously by hardware as soon as the break input is active. It is set by software or automatically depending on the AOE bit. It is acting only on the channels which are configured in output.

0: OC and OCN outputs are disabled or forced to idle state.

1: OC and OCN outputs are enabled if their respective enable bits are set (CCxE, CCxNE in CCER register).

See OC/OCN enable description for more details (*Section: capture/compare enable register* (*CCER*)).

- Bit 14 **AOE**: Automatic output enable
  - 0: MOE can be set only by software
  - 1: MOE can be set by software or automatically at the next update event (if the break input is not be active)
  - Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in BDTR register).

#### Bit 13 BKP: Break polarity

- 0: Break input BRK is active low
- 1: Break input BRK is active high
- Note: This bit can not be modified as long as LOCK level 1 has been programmed (LOCK bits in BDTR register).
- Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

#### Bit 12 BKE: Break enable

- 0: Break inputs (BRK and CSS clock failure event) disabled
- 1; Break inputs (BRK and CSS clock failure event) enabled
- Note: This bit cannot be modified when LOCK level 1 has been programmed (LOCK bits in BDTR register).

Note: Any write operation to this bit takes a delay of 1 APB clock cycle to become effective.

Bit 11 OSSR: Off-state selection for Run mode

This bit is used when MOE=1 on channels having a complementary output which are configured as outputs. OSSR is not implemented if no complementary output is implemented in the timer. See OC/OCN enable description for more details (*Section : capture/compare enable register (CCER)*). 0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0). 1: When inactive, OC/OCN outputs are enabled with their inactive level as soon as CCxE=1 or CCxNE=1. Then, OC/OCN enable output signal=1

- Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in BDTR register).
- Bit 10 OSSI: Off-state selection for Idle mode

This bit is used when MOE=0 on channels configured as outputs.

See OC/OCN enable description for more details (Section : capture/compare enable register (CCER)).

0: When inactive, OC/OCN outputs are disabled (OC/OCN enable output signal=0).

- 1: When inactive, OC/OCN outputs are forced first with their idle level as soon as CCxE=1 or CCxNE=1. OC/OCN enable output signal=1)
- Note: This bit can not be modified as soon as the LOCK level 2 has been programmed (LOCK bits in BDTR register).

#### Bits 9:8 LOCK[1:0]: Lock configuration

These bits offer a write protection against software errors.

00: LOCK OFF - No bit is write protected.

01: LOCK Level 1 = DTG bits in BDTR register, OISx and OISxN bits in CR2 register and BKE/BKP/AOE bits in BDTR register can no longer be written. 10: LOCK Level 2 = LOCK Level 1 + CC Polarity bits (CCxP/CCxNP bits in CCER register, as long as the related channel is configured in output through the CCxS bits) as well as OSSR and OSSI bits can no longer be written.

11: LOCK Level 3 = LOCK Level 2 + CC Control bits (OCxM and OCxPE bits in CCMRx registers, as long as the related channel is configured in output through the CCxS bits) can no longer be written.

Note: The LOCK bits can be written only once after the reset. Once the BDTR register has been written, their content is frozen until the next reset.

#### Bits 7:0 DTG[7:0]: Dead-time generator setup

This bit-field defines the duration of the dead-time inserted between the complementary outputs. DT correspond to this duration.

DTG[7:5]=0xx => DT=DTG[7:0]x  $t_{dtg}$  with  $t_{dtg}=t_{DTS}$ .

DTG[7:5]=10x => DT=(64+DTG[5:0])xt<sub>dtg</sub> with  $T_{dtg}$ =2xt<sub>DTS</sub>.

 $DTG[7:5]=110 \Rightarrow DT=(32+DTG[4:0])xt_{dtg}$  with  $T_{dtg}=8xt_{DTS}$ .

 $DTG[7:5]=111 \Rightarrow DT=(32+DTG[4:0])xt_{dtg}$  with  $T_{dtg}=16xt_{DTS}$ .

Example if T<sub>DTS</sub>=125ns (8MHz), dead-time possible values are:

0 to 15875 ns by 125 ns steps,

16 us to 31750 ns by 250 ns steps,

32 us to 63us by 1 us steps,

64 us to 126 us by 2 us steps

Note: This bit-field can not be modified as long as LOCK level 1, 2 or 3 has been programmed (LOCK bits in BDTR register).

# 4.19 register map

registers are mapped as 16-bit addressable registers as described in the table below:

| Offset | Register                        | 31 | 30 | 29 | 28 | 27 | 26 | 25       | 24   | 23  | ន    | 3  | 21   | 20  | 19   | 18 | 17 | 16 | 15       | 14           | 13            | 12             | 1          | 10              | 6             | 8          | 7      | 9             | 20           | 4       | e              | 2               | -             | 0              |
|--------|---------------------------------|----|----|----|----|----|----|----------|------|-----|------|----|------|-----|------|----|----|----|----------|--------------|---------------|----------------|------------|-----------------|---------------|------------|--------|---------------|--------------|---------|----------------|-----------------|---------------|----------------|
| 0x00   | CR1<br>Reset value              |    |    |    |    |    |    |          |      |     | I    | Re | eser | veo | 9    |    |    |    |          |              |               |                |            |                 | Ci<br>[1<br>0 | KD<br>:0]  | o ARPE | CI<br>[1<br>0 | US<br>:0]    | o<br>DR | o opm          | o URS           | o UDIS        | o CEN          |
| 0x04   | CR2<br>Reset value              |    |    |    |    |    |    |          | Re   | sei | rved |    |      |     |      |    |    |    |          | o<br>SS<br>S | o OIS3N       | o<br>OIS3      | o OIS2N    | o OIS2          | o OIS1N       | o OIS1     | o TIIS | мм<br>0       | NS[2         | 2:0]    | ocds           |                 | Reserved      | o OCPC         |
| 0x08   | SMCR                            |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | ETP      | ECE          | E<br>(1       | (P<br>5<br>(0] |            | ETF             | -[3:0         | )]         | MSM o  | т             | S[2:         | 0]      | leserved       | SN              | IS[2          | :0]            |
| 0x0C   | DIER                            |    |    |    |    |    |    |          | Re   | sei | rved |    |      |     |      |    |    |    |          | TDE          | COMDE         | 0C4DE o        | OC3DE o    | OC2DE o         | oc1DE o       | DE         | BIE    | TE            | COMIE        | COME    | CC3IE F        | CC2IE           | CCIE          | OIE            |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    |          | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
| 0x10   | SR                              |    |    |    |    |    |    |          |      | R   | eser | ve | ed   |     |      |    |    |    |          |              |               | CC40F          | CC30F      | CC20F           | CC10F         | served     | BIF    | Ħ             | COMIF        | CC4F    | CC3F           | CC2F            | CC1F          | ٩I             |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    |          |              |               | 0              | 0          | 0               | 0             | æ          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
| 0x14   | EGR                             |    |    |    |    |    |    |          |      |     |      |    | R    | ese | erve | d  |    |    |          |              |               |                |            |                 |               |            | සු     | g             | COMG         | CC4G    | CC3G           | cccg            | CC1G          | ng             |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    |          |              |               |                |            |                 |               |            | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
|        | CCMR1<br>Output compare<br>mode |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | OC2CE    | C            | 0C2 <br>[2:0] | M<br>]         | OC2PE      | OC2FE           | CC<br>[1      | :0]        | 0C10E  | C             | )C1<br>[2:0] | M<br>]  | OC1PE          | OC1FE           | C(<br>5<br>[1 | 01<br>5<br>:0] |
| 0x18   | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
|        | Input capture<br>mode           |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | Ľ        | C2F          | -[3:0         | ]              | P:<br>[1   | 5C<br>5C<br>:0] | CC<br>[1      | 2S<br>:0]  |        | IC1F          | :[3:0        | 1       | PS<br>[1       | 5C<br>5C<br>:0] | [1            | 5<br>5<br>:0]  |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
|        | Output compare<br>mode          |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | OC4CE    | C            | 0C4 <br>[2:0] | M<br>]         | OC4PE      | 0C4FE           | CC<br>[1      | :4S<br>:0] | OC3CE  |               | )C3<br>[2:0  | м<br>1  | OC3PE          | OC3FE           | C(<br>5       | 03<br>5<br>:0] |
| 0x1C   | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
|        | CCMR2<br>Input capture<br>mode  |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | <b>י</b> | C4F          | -[3:0         | ]              | (1<br>  [1 | 24<br>5C<br>:0] | CC<br>[1      | :4S<br>:0] | '      | IC3F          | ·[3:0        | ]       | 10<br>PS<br>[1 | )3<br>SC<br>:0] | C(<br>5       | 03<br>5<br>:0] |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
| 0x20   | CCER                            |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | OC4NP    | served       | COAP          | CO4E           | OC3NP      | OC3NE           | CC3P          | CC3E       | 0C2NP  | 0C2NE         | CC2P         | CCE     | OC1NP          | 001NE           | CC1P          | CCIE           |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | Å            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
| 0x24   | CNT                             |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    |          |              |               |                |            |                 | (             | CNT        | [15:   | 0]            |              |         |                |                 |               |                |
|        | Reset value                     |    |    |    |    |    |    |          |      |     |      |    |      |     |      |    |    |    | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              | 0               | 0             | 0              |
| 0x28   | PSC                             |    |    |    |    |    |    | F        | Rese | erv | ed   |    |      |     |      |    |    |    | L        |              |               |                |            |                 | F             | PSC        | [15:   | 0]            |              |         |                |                 |               |                |
|        | Reset value                     |    |    |    |    |    |    | Reserved |      |     |      |    |      |     |      | 0  | 0  | 0  | 0        | 0            | 0             | 0              | 0          | 0               | 0             | 0          | 0      | 0             | 0            | 0       | 0              |                 |               |                |

# Table 4. register map and reset values

# Table 4. register map and reset values (continued)

| Offset | Register    | 31 | 30       | 29 | 28       | 27 | 26       | 25 | 24   | 23   | 2  | 21       | <mark>2</mark> 0 | 19   | 18       | 17       | 16 | 15  | 14  | 13  | 12  | 11   | 10   | 6         | 8         | 7     | 9   | 2 | 4   | °,   | 2 | ٢ | 0 |
|--------|-------------|----|----------|----|----------|----|----------|----|------|------|----|----------|------------------|------|----------|----------|----|-----|-----|-----|-----|------|------|-----------|-----------|-------|-----|---|-----|------|---|---|---|
| 0x2C   | ARR         |    | <u> </u> |    | <u>.</u> |    | <u> </u> | F  | Rese | erve | ed | <u> </u> |                  |      | <u> </u> | <u> </u> |    |     |     |     |     |      |      | A         | RR        | [15:( | 0]  |   |     |      |   |   |   |
|        | Reset value |    |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 1   | 1   | 1   | 1   | 1    | 1    | 1         | 1         | 1     | 1   | 1 | 1   | 1    | 1 | 1 | 1 |
| 0x30   | RCR         |    |          |    |          |    |          |    |      |      |    |          | Res              | erve | ed       |          |    | •   |     |     |     |      |      |           | -         |       | -   | F | REP | [7:0 | ] |   |   |
|        | Reset value |    |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    |     |     |     |     |      |      |           |           | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |
| 0x34   | CCR1        |    |          |    |          |    |          | F  | Rese | erve | ed |          |                  |      |          |          |    |     |     |     |     |      |      | С         | CR1       | [15:  | :0] |   |     |      |   |   |   |
|        | Reset value | 1  |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 0   | 0   | 0   | 0   | 0    | 0    | 0         | 0         | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |
| 0x38   | CCR2        |    |          |    |          |    |          | F  | Rese | erve | ed |          |                  |      |          |          |    |     |     |     |     |      |      | С         | CR2       | [15:  | :0] |   |     |      |   |   |   |
|        | Reset value | 1  |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 0   | 0   | 0   | 0   | 0    | 0    | 0         | 0         | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |
| 0x3C   | CCR3        |    |          |    |          |    |          | F  | Rese | erve | ed |          |                  |      |          |          |    |     |     |     |     |      |      | С         | CR3       | [15:  | :0] |   |     |      |   |   |   |
|        | Reset value | 1  |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 0   | 0   | 0   | 0   | 0    | 0    | 0         | 0         | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |
| 0x40   | CCR4        |    |          |    |          |    |          | F  | Rese | erve | ed |          |                  |      |          |          |    |     |     |     |     |      |      | С         | CR4       | [15:  | :0] |   |     |      |   |   |   |
|        | Reset value | 1  |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 0   | 0   | 0   | 0   | 0    | 0    | 0         | 0         | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |
| 0x44   | BDTR        |    |          |    |          |    |          | F  | Rese | erve | ed |          |                  |      |          |          |    | MOE | AOE | ВКР | BKE | OSSR | OSSI | LO<br>[1: | CK<br>:0] |       |     | • | DT[ | 7:0] |   |   |   |
|        | Reset value |    |          |    |          |    |          |    |      |      |    |          |                  |      |          |          |    | 0   | 0   | 0   | 0   | 0    | 0    | 0         | 0         | 0     | 0   | 0 | 0   | 0    | 0 | 0 | 0 |